FPGA based Design of Low Power Reconfigurable Router for Network on Chip (NoC)

被引:0
|
作者
Bhanwala, Amit [1 ]
Kumar, Mayank [1 ]
Kumar, Yogendera [1 ]
机构
[1] Galgotias Univ, Sch Elect Elect & Commun Engn, VLSI Div, Plot 2,Sect 17-A, Greater Noida 201301, UP, India
关键词
Network on Chip (NoC); Reconfigurable Router; First in First out (FIFO) Buffer; Crossbar Switch; Multiplexer; Register Transfer Level (RTL) Design; Low Power; Power Gating; ON-CHIP; SYSTEMS;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
FPGA based design of reconfigurable router for NoC applications is proposed in the present work. Design entry of the proposed router is done using Verilog Hardware Description Language (Verilog HDL). The router designed in the present work has four channels (namely, east, west, north and south) and a crossbar switch. Each channel consists of First in First out (FIFO) buffers and multiplexers. FIFO buffers are used to store the data and the input and output of the data are controlled using multiplexers. Firstly, south channel is designed which includes the design of FIFO and multiplexers. After that, the crossbar switch and other three channels are designed. All these designed channels, FIFO buffers, multiplexers and crossbar switches are integrated to form the complete router architecture. The proposed design is simulated using Modelsim and the RTL view is obtained using Xilinx ISE 13.4. Xilinx SPARTAN-6 FPGAs are used for synthesis of proposed design. Power dissipation of the proposed reconfigurable router is reduced using Power gating technique. Total power is calculated by the use of XPower Analyzer tool. Obtained results show that the proposed design consumes less power compared to the previously designed reconfigurable routers.
引用
收藏
页码:1320 / 1326
页数:7
相关论文
共 50 条
  • [1] FPGA Based Design of Area Efficient Router Architecture for Network on Chip (NoC)
    Kumar, Mayank
    Kumar, Kishore
    Gupta, Sanjiv Kumar
    Kumar, Yogendera
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1600 - 1605
  • [2] Design of Priority Based Reconfigurable Router in Network on Chip
    Ponkumar, D. David Neels
    Sushmitha, V
    Saravanan, K.
    [J]. INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2019, 49 (04): : 203 - 210
  • [3] FPGA Based Single Cycle, Reconfigurable Router for NoC Applications
    Gupta, Priyank
    Akoglu, Ali
    Melde, Kathleen
    Roveda, Janet
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2428 - 2431
  • [4] Reconfigurable Router Design for Network-On-Chip
    Mathew, Minu
    Mugilan, D.
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1268 - 1272
  • [5] DESIGN AND ANALYSIS OF 10 PORT ROUTER FOR NETWORK ON CHIP (NoC)
    Malipatil, Somashekhar
    Rekha, S.
    [J]. 2015 INTERNATIONAL CONFERENCE ON PERVASIVE COMPUTING (ICPC), 2015,
  • [6] Design and Implementation of Router for NOC on FPGA
    Verma, Gaurav
    Agarwal, Harsh
    Singh, Shreya
    Khanam, Shaheem Nighat
    Gupta, Prateek Kumar
    Jain, Vishal
    [J]. INTERNATIONAL JOURNAL OF FUTURE GENERATION COMMUNICATION AND NETWORKING, 2016, 9 (12): : 263 - 271
  • [7] An Efficient Low Power NoC Router Architecture Design
    Shenbagavalli, S.
    Karthikeyan, S.
    [J]. PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,
  • [8] NoC Power Optimization Using a Reconfigurable Router
    Concatto, Caroline
    Matos, Debora
    Carro, Luigi
    Kastensmidt, Fernanda
    Susin, Altamiro
    Kreutz, Marcio
    [J]. 2009 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2009, : 235 - +
  • [9] A high level power model for Network-on-Chip (NoC) router
    Lee, Seung Eun
    Bagherzadeh, Nader
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2009, 35 (06) : 837 - 845
  • [10] FPGA Implementation of Buffer-Less NoC Router for SDM-Based Network-on-Chip
    Babu, Y. Amar
    Prasad, G. M. V.
    Solomon, John Bedford
    [J]. PROGRESS IN ADVANCED COMPUTING AND INTELLIGENT ENGINEERING, VOL 2, 2018, 564 : 561 - 567