Efficient framework for accelerating functional verification of microprocessor

被引:0
|
作者
Wang, ZD [1 ]
Su, YJ [1 ]
Wei, SJ [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a simulation-based function verification framework featured by two efficient acceleration techniques, namely -'self-verifying" and of mixed models". The former automates the verification process over the whole vector space by eliminating manual interference, the effect of which is directly proportional to the size of vector space and average vector size. The latter reduces the time required to simulate full-chip netlist from exponential to linear relationship with the number of modules by co-simulating the mixed models of RFL and netlist. Benefit of this framework was well exhibited in the verification practice of a 32-bit high-end processor. The prototype processor fabricated on 0. 18um CMOS process technology functioned properly under system environment test, which indicated the framework presented feasible.
引用
收藏
页码:2082 / 2085
页数:4
相关论文
共 50 条
  • [1] Program generation for functional verification of microprocessor
    Department of Information Science and Electronic Engineering, Zhejiang University, Hangzhou 310027, China
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao, 2006, 10 (1484-1490):
  • [2] Functional Verification Flow for an Embedded Microprocessor
    Wang, Danghui
    He, Hua
    2012 INTERNATIONAL CONFERENCE ON INDUSTRIAL CONTROL AND ELECTRONICS ENGINEERING (ICICEE), 2012, : 935 - 938
  • [3] Accelerating Coverage Directed Test Generation for Functional Verification: A Neural Network-based Framework
    Wang, Fanchao
    Zhu, Hanbin
    Popli, Pranjay
    Xiao, Yao
    Bodgan, Paul
    Nazarian, Shahin
    PROCEEDINGS OF THE 2018 GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI'18), 2018, : 207 - 212
  • [4] Efficient microprocessor verification using antecedent conditioned slicing
    Vasudevan, Shobha
    Viswanath, Vinod
    Abraham, Jacob A.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 43 - +
  • [5] Functional verification of the superscalar SH-4 microprocessor
    Biswas, P
    Freeman, A
    Yamada, K
    Nakagawa, N
    Uchiyama, K
    IEEE COMPCON 97, PROCEEDINGS, 1997, : 115 - 120
  • [6] Automatic functional test program generation for microprocessor verification
    Li, Tun
    Zhu, Dan
    Liang, Lei
    Guo, Yang
    Li, SiKun
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1039 - 1042
  • [7] Functional verification methodology for the PowerPC 604(TM) microprocessor
    Monaco, J
    Holloway, D
    Raina, R
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 319 - 324
  • [8] A framework for constrained functional verification
    Yuan, J
    Pixley, C
    Aziz, A
    Albin, K
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 142 - 145
  • [9] Simple Framework for Efficient Development of the Functional Requirement Verification- Specific Language
    Popic, Srdjan
    Teslic, Nikola
    Bjelica, Milan Z.
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2021, 21 (03) : 11 - 20
  • [10] An Approach to Instruction Stream Generation for Functional Verification of Microprocessor Designs
    Tatarnikov, Andrei
    PROCEEDINGS OF 2016 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2016,