Fast true random generator in FPGAs

被引:0
|
作者
Danger, Jean-Luc [1 ]
Guilley, Sylvain [1 ]
Hoogvorst, Philippe [1 ]
机构
[1] Ecole Natl Super Telecommun Bretagne, CNRS LTCI, UMR 5141, F-75634 Paris 13, France
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Most hardware "True" Random Number Generators (TRNGs) take advantage of the thermal agitation around a Flip-Flop metastable state. In Field Programmable Gate Arrays (FPGAs), the classical TRNG structure uses two clocks, either from a PLL or from ring oscillators, in order to sample one by the other This creates good TRNGs albeit limited infrequency by the interference rate which cannot exceed a few Mbit/s. This article presents an architecture allowing higher bit rates while maintaining provable unconditional security. This requirement becomes stringent for secure communication applications such as the cryptographic Quantum Key Distribution (QKD) protocols. The proposed architecture is very simple as it is based on an open loop structure without any specific component such as PLLS.
引用
收藏
页码:77 / 80
页数:4
相关论文
共 50 条
  • [1] On the feasibility of TERO-based true random number generator on Xilinx FPGAs
    Fujieda, Naoki
    2020 30TH INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2020, : 103 - 108
  • [2] Analysis of Ring-Oscillator-based True Random Number Generator on FPGAs
    Choi, Soyeon
    Shin, Yerin
    Yoo, Hoyoung
    2021 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2021,
  • [3] High speed true random number generator based on open loop structures in FPGAs
    Danger, J. -L.
    Guilley, S.
    Hoogvorst, P.
    MICROELECTRONICS JOURNAL, 2009, 40 (11) : 1650 - 1656
  • [4] A Low-cost High-efficiency True Random Number Generator on FPGAs
    Ma, Gaoliang
    Liang, Huaguo
    Yao, Liang
    Huang, Zhengfeng
    Yi, Maoxiang
    Xu, Xiumin
    Zhou, Kai
    2018 IEEE 27TH ASIAN TEST SYMPOSIUM (ATS), 2018, : 54 - 58
  • [5] A Low-Complexity Start-Stop True Random Number Generator for FPGAs
    Matuszewski, Lukasz
    Jessa, Mieczyslaw
    APPLIED SCIENCES-BASEL, 2024, 14 (13):
  • [6] Fast compact true random number generator based on multiple sampling
    Choi, P.
    Lee, M. -K.
    Kim, D. K.
    ELECTRONICS LETTERS, 2017, 53 (13) : 841 - 842
  • [7] A latch-latch composition of metastability-based true random number generator for Xilinx FPGAs
    Fujieda, Naoki
    Ichikawa, Shuichi
    IEICE ELECTRONICS EXPRESS, 2018, 15 (10):
  • [8] A fast chaos-based true random number generator for cryptographic applications
    Pareschi, Fabio
    Setti, Gianluca
    Rovatti, Riccardo
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 130 - +
  • [9] Parallel, True Random Number Generator (P-TRNG): Using Parallelism for Fast True Random Number Generation in Hardware
    Arciuolo, Thomas
    Elleithy, Khaled M.
    2021 IEEE 11TH ANNUAL COMPUTING AND COMMUNICATION WORKSHOP AND CONFERENCE (CCWC), 2021, : 987 - 992
  • [10] An All-Digital and Jitter-Quantizing True Random Number Generator in SRAM-Based FPGAs
    Xu, Xiumin
    Liang, Huaguo
    Zhou, Kai
    Ma, Gaoliang
    Huang, Zhengfeng
    Yi, Maoxiang
    Ni, Tianming
    Lu, Yingchun
    2018 IEEE 27TH ASIAN TEST SYMPOSIUM (ATS), 2018, : 59 - 62