In-place Memory Mapping Approach for Optimized Parallel Hardware Interleaver Architectures

被引:0
|
作者
Reehman, Saeed Ur [1 ]
Chavet, Cyrille [1 ]
Coussy, Philippe [1 ]
Sani, Awais [1 ]
机构
[1] Univ Bretagne Sud, Lab STICC Lab, Lorient, France
关键词
interleaver; memory mapping; architecture; error correction codes;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Due to their impressive error correction performances, turbo-codes or LDPC architectures are now widely used in communication systems and are one of the most critical parts of decoders. In order to achieve high throughput requirements these decoders are based on parallel architectures, which results in a major problem to be solved: parallel memory access conflicts. To solve these conflicts, different approaches have been proposed in state of the art resulting in a lot of different architectural solutions. In this article, we introduce a new class of memory mapping approach solving the conflicts with an optimized architecture based on in-place memory mapping for any application.
引用
收藏
页码:896 / 899
页数:4
相关论文
共 16 条
  • [1] A CONFLICT-FREE MEMORY MAPPING APPROACH TO DESIGN PARALLEL HARDWARE INTERLEAVER ARCHITECTURES WITH OPTIMIZED NETWORK AND CONTROLLER
    Briki, Aroua
    Chavet, Cyrille
    Coussy, Philippe
    [J]. 2013 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2013, : 201 - 206
  • [2] A Memory Mapping Approach based on Network Customization to Design Conflict-Free Parallel Hardware Architectures
    Rehman, Saaed Ur
    Chavet, Cyrille
    Coussy, Philippe
    [J]. GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 193 - 198
  • [3] A memory Mapping Approach for Parallel Interleaver design with multiples read and write accesses
    Chavet, C.
    Coussy, P.
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3168 - 3171
  • [4] In-Place Activated BatchNorm for Memory-Optimized Training of DNNs
    Bulo, Samuel Rota
    Porzi, Lorenzo
    Kontschieder, Peter
    [J]. 2018 IEEE/CVF CONFERENCE ON COMPUTER VISION AND PATTERN RECOGNITION (CVPR), 2018, : 5639 - 5647
  • [5] Adaptive computation of self sorting in-place FFTs on hierarchical memory architectures
    Ali, Ayaz
    Johnsson, Lennart
    Subhlok, Jaspal
    [J]. HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS, PROCEEDINGS, 2007, 4782 : 372 - 383
  • [6] Hardware and Software Co-Design for Optimized Decoding Schemes and Application Mapping in NVM Compute-in-Memory Architectures
    Siddaramu, Shanmukha Mangadahalli
    Nezhadi, Ali
    Mayahinia, Mahta
    Ghasemi, Seyedehmaryam
    Tahoori, Mehdi B.
    [J]. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2024, 43 (11) : 3744 - 3755
  • [7] PARTITIONING AND MAPPING FOR PARALLEL NESTED DISSECTION ON DISTRIBUTED MEMORY ARCHITECTURES
    CHARRIER, P
    ROMAN, J
    [J]. LECTURE NOTES IN COMPUTER SCIENCE, 1992, 634 : 295 - 306
  • [8] FROM EQUATIONS TO HARDWARE - TOWARDS THE SYSTEMATIC MAPPING OF ALGORITHMS ONTO PARALLEL ARCHITECTURES
    CHAROT, F
    FRISON, P
    GAUTRIN, E
    LAVENIER, D
    QUINTON, P
    WAGNER, C
    [J]. LECTURE NOTES IN COMPUTER SCIENCE, 1992, 654 : 1 - 15
  • [9] Assessing Parallel Thread Mapping Approaches on Shared Memory SMT Architectures
    Pinho Amorim, Amanda Maria
    Cota de Freitas, Henrique
    [J]. IEEE LATIN AMERICA TRANSACTIONS, 2019, 17 (02) : 270 - 279
  • [10] Input Voltage Mapping Optimized for Resistive Memory-Based Deep Neural Network Hardware
    Kim, Taesu
    Kim, Hyungjun
    Kim, Jinseok
    Kim, Jae-Joon
    [J]. IEEE ELECTRON DEVICE LETTERS, 2017, 38 (09) : 1228 - 1231