A new framework for static timing analysis, incremental timing refinement, and timing simulation

被引:12
|
作者
Chen, LC [1 ]
Gupta, SK [1 ]
Breuer, MA [1 ]
机构
[1] Univ So Calif, Dept Elect Engn Syst, Los Angeles, CA 90089 USA
关键词
D O I
10.1109/ATS.2000.893610
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a framework that enables the computation of tight ranges of signal arrival, transition, and required times for rising and falling transitions at each circuit line, given an input sequence consisting of two partially specified vectors. At one extreme, when the vectors are completely unspecified, this framework becomes identical to static timing analysis (STA). At the other extreme, when the vectors are completely specified, this framework performs timing simulation (TS). Out key motivation for developing this framework was to reduce the amount of search required by a test generator that uses timing information. During test generation for a target fault, values are specified incrementally and this framework enables refinement of timing windows. We demonstrate that approach significantly improves test generation efficiency. In this mode, the ATPG is said to be performing incremental timing refinement (ITR).
引用
收藏
页码:102 / 107
页数:6
相关论文
共 50 条
  • [1] Incremental Statistical Static Timing Analysis with Gate Timing Yield Emphasis
    Kim, Jin Wook
    Kim, Wook
    Park, Hyoun Soo
    Kim, Young Hwan
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1016 - 1019
  • [2] Simulation acceleration for dynamic timing analysis with static timing analysis
    Ma, Lin
    Shen, Haihua
    Hu, Weiwu
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 1419 - +
  • [3] Timing Driven Force-Directed Floorplanning with Incremental Static Timing Analyzer
    Kim, Won-Jin
    Ahn, Byung-Gyu
    Chung, Ki-Seok
    Chong, Jong-Wha
    Oh, Sung-Hwan
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1000 - +
  • [4] Timing yield estimation from static timing analysis
    Gattiker, A
    Nassif, S
    Dinakar, R
    Long, C
    INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2001, : 437 - 442
  • [5] TAU 2015 Contest on Incremental Timing Analysis Invited Paper: Incremental Timing and CPPR Analysis
    Hu, Jin
    Schaeffer, Greg
    Garg, Vibhor
    2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 882 - 889
  • [6] A NEW MULTILEVEL TIMING SIMULATION ENVIRONMENT FOR TIMING VERIFICATION
    BENKOSKI, J
    CHEW, MP
    STROJWAS, AJ
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 343 - 346
  • [7] A methodology for timing model characterization for statistical static timing analysis
    Feng, Zhuo
    Li, Peng
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 725 - 729
  • [8] Crosstalk Timing Windows Overlap in Statistical Static Timing Analysis
    Fatemi, Hanif
    Tehrani, Peivand
    PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 245 - 251
  • [9] Timing yield estimation using statistical static timing analysis
    Pan, M
    Chu, CCN
    Zhou, H
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2461 - 2464
  • [10] Slack in static timing analysis
    Vygen, Jens
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (09) : 1876 - 1885