A Probabilistic Estimation Bias Circuit for Fixed-Width Booth Multiplier and Its DCT Applications

被引:47
|
作者
Li, Chung-Yi [1 ]
Chen, Yuan-Ho [1 ]
Chang, Tsin-Yuan [1 ]
Chen, Jyun-Neng [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
关键词
Discrete cosine transform (DCT); estimation theory; fixed-width Booth multiplier; probabilistic analysis; SIGNAL-PROCESSING APPLICATIONS; DSP APPLICATIONS; DESIGN;
D O I
10.1109/TCSII.2011.2111610
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, a probabilistic estimation bias (PEB) circuit for a fixed-width two's-complement Booth multiplier is proposed. The proposed PEB circuit is derived from theoretical computation, instead of exhaustive simulations and heuristic compensation strategies that tend to introduce curve-fitting errors and exponential-grown simulation time. Consequently, the proposed PEB circuit provides a smaller area and a lower truncation error compared with existing works. Implemented in an 8 x 8 2-D discrete cosine transform (DCT) core, the DCT core using the proposed PEB Booth multiplier improves the peak signal-to-noise ratio by 17 dB with only a 2% area penalty compared with the direct-truncated method.
引用
收藏
页码:215 / 219
页数:5
相关论文
共 50 条
  • [1] A Probabilistic Prediction Based Fixed-Width Booth Multiplier
    He, Yajuan
    Yi, Xilin
    Ma, Bin
    Zhang, Ziji
    Zhang, Bo
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 321 - 324
  • [2] A High Accuracy Fixed-width Booth Multiplier Using Select Probability Estimation Bias
    He, Wen-Quan
    Liu, Chieh-Yang
    Liu, Wei-Yi
    Chen, Yuan-Ho
    2014 4TH IEEE INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND TECHNOLOGY (ICIST), 2014, : 385 - 388
  • [3] A Probabilistic Prediction-Based Fixed-Width Booth Multiplier for Approximate Computing
    He, Yajuan
    Yi, Xilin
    Zhang, Ziji
    Ma, Bin
    Li, Qiang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 4794 - 4803
  • [4] Low error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 45 - 50
  • [5] Fixed-Width Multiplier with Simple Compensation Bias
    Bhusare, Saroja S.
    Bhaaskaran, V. S. Kanchana
    2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 395 - 402
  • [6] Error bound reduction for fixed-width modified booth multiplier
    Cho, KJ
    Lee, SM
    Park, SH
    Chung, JG
    CONFERENCE RECORD OF THE THIRTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2004, : 508 - 512
  • [7] A self-compensation fixed-width booth multiplier and its 128-point FFT applications
    Huang, Hong-An
    Liao, Yen-Chin
    Chang, Hsie-Chia
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3538 - +
  • [8] Area-Effective and Power-Efficient Fixed-Width Booth Multipliers Using Generalized Probabilistic Estimation Bias
    Chen, Yuan-Ho
    Li, Chung-Yi
    Chang, Tsin-Yuan
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2011, 1 (03) : 277 - 288
  • [9] Design of low-error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 522 - 531
  • [10] Low-Power High-Accuracy Fixed-Width Radix-8 Booth Multiplier Using Probabilistic Estimation Technique
    Bhusare, Saroja S.
    Bhaaskaran, V. S. Kanchana
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (05)