Rapid prototyping of Networks-on-Chip on multi-FPGA platforms

被引:1
|
作者
Tan, Junyan [1 ]
Fresse, Virginie [2 ]
Rousseau, Frederic [3 ]
机构
[1] Hohai Univ, Coll IoT, Changzhou 21300, Peoples R China
[2] CNRS, Hubert Curien Lab, UMR 5516, F-42000 St Etienne, France
[3] UJF, CNRS, Grenoble INP, TIMA Lab, F-38000 Grenoble, France
关键词
D O I
10.1051/matecconf/20165412002
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Experimental approaches used for architecture exploration and validation are often based on configurable logic device such as FPGA. NoC architectures require multi-FPGA platforms as the resources of a single FPGA are not big enough. Partitionning a NoC on multi-FPGA requires special techniques for allocating communication channels, physical links and suitable resource allocation scheme. We present a scalable emulation platform and its associated design flow based on a multi FPGA approach that allows quick exploration, evaluation and comparison of NoC solutions. The efficiency of our approach is illustrated through the deployment of the Hermes NoC and its exploration on several FPGA platforms.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Scalable multi-FPGA platform for networks-on-chip emulation
    Kouadri-Mostefaoui, Abdellah-Medjadji
    Senouci, Benaoumeur
    Petrot, Frederic
    [J]. 2007 IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, 2007, : 54 - 60
  • [2] Design and implementation of a multi-FPGA based networks-on-chip emulation platform
    Institute of Microelectronics of Chinese Academy of Sciences, Beijing 100029, China
    [J]. Hunan Daxue Xuebao, 2013, 6 (64-68):
  • [3] Automatic Design Methodologies for MPSOC and Prototyping on Multi-FPGA Platforms
    Hammami, O.
    Li, X.
    Larzul, L.
    Burgun, L.
    [J]. 2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 141 - +
  • [4] An FPGA-based Prototyping Framework for Networks-on-Chip
    Drewes, Tobias
    Joseph, Jan Moritz
    Pionteck, Thilo
    [J]. 2017 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2017,
  • [5] Design of a multi-FPGA system for rapid prototyping experimentation
    Legat, JD
    David, JP
    [J]. MICROELECTRONICS EDUCATION, 1998, : 231 - 234
  • [6] Dynamic Multi-FPGA Prototyping Platforms with Simultaneous Networking, Placement and Routing
    Zang, Xinshi
    Luo, Qin
    Shao, Zhongwei
    Zhang, Jifeng
    Young, Evangeline F. Y.
    Wong, Martin D. F.
    [J]. PROCEEDING OF THE GREAT LAKES SYMPOSIUM ON VLSI 2024, GLSVLSI 2024, 2024, : 433 - 439
  • [7] Exploring and optimizing partitioning of large designs for multi-FPGA based prototyping platforms
    Farooq, Umer
    Alzahrani, Bander A.
    [J]. COMPUTING, 2020, 102 (11) : 2361 - 2383
  • [8] Exploring and optimizing partitioning of large designs for multi-FPGA based prototyping platforms
    Umer Farooq
    Bander A. Alzahrani
    [J]. Computing, 2020, 102 : 2361 - 2383
  • [9] Using Multi-FPGA Systems for ASIC Prototyping
    Melnikova, Olga
    Hahanova, Irina
    Mostovaya, Karina
    [J]. EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2009, : 237 - 239
  • [10] Multi-FPGA Prototyping Board Issue: the FPGA I/O Bottleneck
    Tang, Qingshan
    Mehrez, Habib
    Tuna, Matthieu
    [J]. 2014 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION (SAMOS XIV), 2014, : 207 - 214