Model-based exploration of the design space for heterogeneous Systems on Chip

被引:14
|
作者
Blume, H [1 ]
Feldkaemper, HT [1 ]
Noll, TG [1 ]
机构
[1] Univ Aachen, Chair Elect Engn & Comp Syst, D-52062 Aachen, Germany
关键词
heterogeneous Systems on Chip; design space exploration; partitioning and mapping; cost models; reconfigurable platforms;
D O I
10.1007/s11265-005-4936-4
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The exploration of the design space for heterogeneous Systems on Chip ( SoC) becomes more and more important. As modern SoCs include a variety of different architecture blocks ensuring flexibility as well as highest performance, it is mandatory to prune the design space in an early stage of the design process in order to achieve short innovation cycles for new products. Thus, the goal of this work is to provide estimations of implementation specific parameters like throughput rate, power dissipation and silicon area by means of cost functions featuring reasonable accuracy at low modeling effort. A model based exploration strategy supporting the design flow for heterogeneous SoCs is presented. In order to demonstrate the feasibility of this exploration strategy, in a first step implementation cost parameters are provided for a variety of basic operations frequently required in digital signal processing which were implemented on discrete components like DSPs, FPGAs or dedicated ASICs. These implementation parameters serve as a basis for deriving cost models for the design space exploration concept.
引用
收藏
页码:19 / 34
页数:16
相关论文
共 50 条
  • [1] Model-Based Exploration of the Design Space for Heterogeneous Systems on Chip
    H. Blume
    H. T. Feldkaemper
    T. G. Noll
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2005, 40 : 19 - 34
  • [2] Model-based exploration of the design space for heterogeneous systems on chip
    Blume, H
    Hübert, H
    Feldkämper, HT
    Noll, TG
    [J]. IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, PROCEEDINGS, 2002, : 29 - 40
  • [3] Design Space Exploration for Model-based Communication Systems
    Richthammer, Valentina
    Riess, Marcel
    Bestler, Julian
    Slomka, Frank
    Glass, Michael
    [J]. PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 556 - 561
  • [4] Model-Based Design Space Exploration for Fail-Operational Mechatronic Systems
    Ebner, Christian
    Gorelik, Kirill
    Zimmermann, Armin
    [J]. 7TH IEEE INTERNATIONAL SYMPOSIUM ON SYSTEMS ENGINEERING (IEEE ISSE 2021), 2021,
  • [5] Model-based autonomous systems for robotic space exploration
    Williams, B
    [J]. HYBRID SYSTEMS: COMPUTATION AND CONTROL, 2000, 1790 : 4 - 4
  • [6] Model-based heterogeneous optimal space constellation design
    Mott, Katherine
    Black, Jonathan
    [J]. 2018 21ST INTERNATIONAL CONFERENCE ON INFORMATION FUSION (FUSION), 2018, : 602 - 609
  • [7] Design space exploration on heterogeneous network-on-chip
    Cardoso, RS
    Kreutz, ME
    Carro, L
    Susin, AA
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 428 - 431
  • [8] Model-based platform for design space exploration in single-microring-based silicon photonic interconnects on chip
    Zhao, Jiarui
    Li, Hui
    Gu, Huaxi
    Diao, Xinglong
    [J]. OPTICS COMMUNICATIONS, 2019, 453
  • [9] On the Area and Energy Scalability of Wireless Network-on-Chip: A Model-Based Benchmarked Design Space Exploration
    Abadal, Sergi
    Iannazzo, Mario
    Nemirovsky, Mario
    Cabellos-Aparicio, Albert
    Lee, Heekwan
    Alarcon, Eduard
    [J]. IEEE-ACM TRANSACTIONS ON NETWORKING, 2015, 23 (05) : 1501 - 1513
  • [10] Model-based Design Space Exploration for RTES with SysML and MARTE
    Mura, Marcello
    Murillo, Luis Gabriel
    Prevostini, Mauro
    [J]. 2008 FORUM ON SPECIFICATION, VERIFICATION AND DESIGN LANGUAGES, 2008, : 227 - 232