Low-cost wafer level packaging process

被引:0
|
作者
Kapoor, R [1 ]
Khim, SY [1 ]
Fiwa, GH [1 ]
机构
[1] United Test & Assembly Ctr, Singapore 554916, Singapore
关键词
D O I
10.1117/12.404877
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Today, semiconductors are being connected to other components of the system through three main interconnect technologies - Wirebond, TAB and Solder bump. Of the three technologies, use of solder bump provides the lowest impedance electrical path and a higher I/O density as compared to wirebond and TAB, Wafer bumping is often accompanied by a need for redistribution of the current carrying pads on the silicon in order to reduce the substrate cost and better manufacturing yields. Besides, there is a need to deposit a metallic layer (Under Bump Metallization) underneath the bump for good reliability of the packaged system. The two widely used processes used for depositing a thin metal film, either for redistribution or UBM are Physical Vapor Deposition (sputtering) and evaporation. These processes are significant contributors to the cost of the bumped wafer. In the packaging industry, there is also a drive for going towards wafer level packaging solutions in order to minimize the packaging cost and giving high production rates. This paper describes the development of a new wafer level process which minimizes the cost of the bumped wafer that requires redistribution of its bond pads and at the same time, offers the advantages of a wafer level packaging solution. The process is based on the concept of a build up technology that channels the bond pads to a large pitch array in order to make the interconnection to the board. The packaging technology will be suited for high frequency, small size, light weight applications. This process has the potential to drive the industry away from wire bonding to a one step wafer level interconnection process, The paper also provides the results of the characterization that was performed on the package.
引用
收藏
页码:183 / 190
页数:8
相关论文
共 50 条
  • [1] A low cost wafer level packaging process
    Kapoor, R
    Khim, SY
    Hwa, GH
    [J]. TWENTY SIXTH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, PROCEEDINGS, 2000, : 94 - 101
  • [2] Low-Cost Wafer-Level Vacuum Packaging for MEMS
    Roland Gooch
    Thomas Schimert
    [J]. MRS Bulletin, 2003, 28 : 55 - 59
  • [3] Low-cost wafer-level vacuum packaging for MEMS
    Gooch, R
    Schimert, T
    [J]. MRS BULLETIN, 2003, 28 (01) : 55 - 59
  • [4] Design and Fabrication of a Low-cost Wafer-level Packaging for RF Devices
    Lim, Jae-Hwan
    Ryu, Jee-Youl
    Choi, Hyun-Jin
    Choi, Woo-Chang
    [J]. TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2014, 15 (02) : 91 - 95
  • [5] Wafer scale packaging based on underfill applied at the wafer level for low-cost flip chip processing
    Johnson, CD
    Baldwin, DF
    [J]. 49TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1999 PROCEEDINGS, 1999, : 950 - 954
  • [6] Low cost wafer level packaging of MEMS devices
    Iliescu, C
    Miao, JM
    Tay, FEH
    [J]. PROCEEDINGS OF 5TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2003, : 287 - 290
  • [7] Low-cost lithography for 300mm wafer packaging
    Hermanowski, J
    Cullmann, E
    [J]. MICROLITHOGRAPHY WORLD, 2004, 13 (02): : 4 - +
  • [8] A low cost wafer-level MEMS packaging technology
    Monajemi, P
    Joseph, PJ
    Kohl, PA
    Ayazi, F
    [J]. MEMS 2005 MIAMI: TECHNICAL DIGEST, 2005, : 634 - 637
  • [9] Versatile Low Cost Wafer Level Packaging Enabled by Powderblasting
    Lee, James
    [J]. ESTC 2008: 2ND ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 245 - 251
  • [10] Low cost wafer level packaging of MEMS devices by vertical via-last process
    Jing, Xiangmeng
    Dai, Fengwei
    Zhang, Chunyan
    Zhang, Wenqi
    Cao, Liqiang
    [J]. 2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1803 - 1808