Efficient high-speed quasi-cyclic LDPC decoder architecture

被引:0
|
作者
Zhang, YP [1 ]
Wang, ZF [1 ]
Parhi, KK [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper studies load imbalance problem in the two stages of belief propagation decoding algorithm for LDPC codes and re-distributes computational load between two stages. To further reduce the critical path delay, new look-up-tables (LUT) are developed to replace both conventional LUTs and data format transformation blocks. The adder trees are also reorganized for speed. This novel approach can reduce the critical path delay by 41.0% with negligible increase in the logic core size. This paper also exploits the similarity between these two stages and derives an area efficient design that re-maps the functional units for these two stages onto the same hardware, which can reduce the logic core size by 10.2% and reduce the critical path delay by 16.2%.
引用
收藏
页码:540 / 544
页数:5
相关论文
共 50 条
  • [1] Low complexity, high speed decoder architecture for quasi-cyclic LDPC codes
    Wang, ZF
    Jia, QW
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5786 - 5789
  • [2] A high speed, low memory FPGA based LDPC decoder architecture for quasi-cyclic LDPC codes
    Saunders, Paul
    Fagan, Anthony D.
    [J]. 2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 851 - 856
  • [3] Efficient Configurable Decoder Architecture for Nonbinary Quasi-Cyclic LDPC Codes
    Chen, Xiaoheng
    Lin, Shu
    Akella, Venkatesh
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (01) : 188 - 197
  • [4] Efficient Shuffled Decoder Architecture for Nonbinary Quasi-Cyclic LDPC Codes
    Lin, Jun
    Yan, Zhiyuan
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (09) : 1756 - 1761
  • [5] Low-complexity high-speed decoder design for quasi-cyclic LDPC codes
    Wang, Zhongfeng
    Cui, Zhiqiang
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (01) : 104 - 114
  • [6] A memory efficient partially parallel decoder architecture for quasi-cyclic LDPC codes
    Wang, Zhongfeng
    Cui, Zhiqiang
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (04) : 483 - 488
  • [7] Low complexity, memory efficient decoder architecture for Quasi-Cyclic LDPC codes
    Sha, Jin
    Gao, Minglun
    Zhang, Zhongjin
    Li, Li
    Wang, Zhongfeng
    [J]. WSEAS Transactions on Circuits and Systems, 2006, 5 (04): : 590 - 595
  • [8] Configurable High-Throughput Decoder Architecture for Quasi-Cyclic LDPC Codes
    Studer, C.
    Preyss, N.
    Roth, C.
    Burg, A.
    [J]. 2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 1137 - +
  • [9] Efficient Decoder Architecture for Single Block-Row Quasi-Cyclic LDPC Codes
    Zhang, Chuan
    Wang, Zhongfeng
    You, Xiaohu
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (10) : 793 - 797
  • [10] Efficient Partial-Parallel Decoder Architecture for Quasi-Cyclic Nonbinary LDPC Codes
    Zhang, Xinmiao
    Cai, Fang
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (02) : 402 - 414