共 50 条
- [1] Low complexity, high speed decoder architecture for quasi-cyclic LDPC codes [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5786 - 5789
- [2] A high speed, low memory FPGA based LDPC decoder architecture for quasi-cyclic LDPC codes [J]. 2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 851 - 856
- [7] Low complexity, memory efficient decoder architecture for Quasi-Cyclic LDPC codes [J]. WSEAS Transactions on Circuits and Systems, 2006, 5 (04): : 590 - 595
- [8] Configurable High-Throughput Decoder Architecture for Quasi-Cyclic LDPC Codes [J]. 2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 1137 - +