Fringe-induced barrier lowering (FIBL) included threshold voltage model for double-gate MOSFETs

被引:22
|
作者
Chen, Q [1 ]
Wang, LH [1 ]
Meindl, JD [1 ]
机构
[1] Georgia Inst Technol, Microelect Res Ctr, Atlanta, GA 30332 USA
基金
美国国家科学基金会;
关键词
double-gate MOSFET; threshold voltage; scaling limit; fringe-induced barrier lowering (FIBL); high-k;
D O I
10.1016/j.sse.2004.08.008
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A physical, compact, short-channel threshold voltage model for undoped double-gate MOSFETs has been extended through a phenomenological approach to include the fringe-induced barrier lowering (FIBL) effect associated with high-permittivity (high-k) gate dielectrics. The resulting analytical model closely describes published numerical simulations over a wide range of device/material parameters. Exploiting the new device model, a concerted analysis combining FIBL-enhanced short-channel effects and gate direct tunneling current is performed on candidate high-k gate dielectrics to assess their overall impact on DG MOSFET scaling. It is projected that high-k gate dielectrics may extend DG MOSFET scaling beyond that with SiO2 by 10-20% for a 2-3x smaller equivalent oxide thickness of high-k dielectrics than that of SiO2. (C) 2004 Elsevier Ltd. All rights reserved.
引用
收藏
页码:271 / 274
页数:4
相关论文
共 50 条
  • [1] Fringe-induced barrier lowering (FIBL) included sub-threshold swing model for double-gate MOSFETs
    Liang, Pei
    Jiang, Jianjun
    Song, Yi
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2008, 41 (21)
  • [2] Analytical threshold voltage model for double-gate MOSFETs with localized charges
    Kang, Hongki
    Han, Jin-Woo
    Choi, Yang-Kyu
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (08) : 927 - 930
  • [3] Gate fringe-induced barrier lowering in underlap FinFET structures and its optimization
    Sachid, Angada B.
    Manoj, C. R.
    Sharma, Dinesh K.
    Rao, V. Ramgopal
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (01) : 128 - 130
  • [4] Analytical Threshold Voltage Model of Junctionless Double-Gate MOSFETs With Localized Charges
    Woo, Jong-Ho
    Choi, Ji-Min
    Choi, Yang-Kyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (09) : 2951 - 2955
  • [5] Gate length scaling and threshold voltage control of double-gate MOSFETs.
    Chang, L
    Tang, S
    King, TJ
    Bokor, J
    Hu, C
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 719 - 722
  • [6] Analytical Threshold Voltage Model Using NEGF Approach for Nanoscale Double-gate MOSFETs
    Yang, Jian-Hong
    Cai, Xue-Yuan
    Yang, Ai-Guo
    Zhang, Zhi-Chen
    2008 2ND IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE, VOLS 1-3, 2008, : 534 - 538
  • [7] Threshold voltage model for short-channel undoped symmetrical double-gate MOSFETs
    Tsormpatzoglou, Andreas
    Dimitriadis, Charalabos A.
    Clerc, Raphael
    Pananakakis, G.
    Ghibaudo, Gerard
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (09) : 2512 - 2516
  • [8] A simulation analysis of FIBL in decananometer Double-Gate MOSFETs with high-κ gate dielectrics
    Autran, JL
    Munteanu, D
    Bescond, M
    Houssa, M
    Said, A
    JOURNAL OF NON-CRYSTALLINE SOLIDS, 2005, 351 (21-23) : 1897 - 1901
  • [9] Modeling of potentials and threshold voltage for symmetric doped double-gate MOSFETs
    Cerdeira, A.
    Moldovan, O.
    Iniguez, B.
    Estrada, M.
    SOLID-STATE ELECTRONICS, 2008, 52 (05) : 830 - 837
  • [10] Electric potential and threshold voltage models for double-gate Schottky-barrier source/drain MOSFETs
    Li, Peicheng
    Hu, Guangxi
    Liu, Ran
    Tang, Tingao
    MICROELECTRONICS JOURNAL, 2011, 42 (10) : 1164 - 1168