共 36 条
- [1] An Efficient Block Entropy Based Compression Scheme for Systems-on-a-Chip Test Data [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 69 (02): : 133 - 142
- [2] An Efficient Block Entropy Based Compression Scheme for Systems-on-a-Chip Test Data [J]. Journal of Signal Processing Systems, 2012, 69 : 133 - 142
- [3] A hybrid test compression technique for efficient testing of systems-on-a-chip [J]. ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 599 - 602
- [5] Delay fault testing of core-based systems-on-a-chip [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 744 - 749
- [7] Using an embedded processor for efficient deterministic testing of systems-on-a-chip [J]. Proceedings - IEEE International Conference on Computer Design: VLSI in Computers and Processors, 1999, : 418 - 423
- [8] Deterministic Test Vector Compression/Decompression for Systems-on-a-Chip Using an Embedded Processor [J]. Journal of Electronic Testing, 2002, 18 : 503 - 514
- [9] Deterministic test vector compression/decompression for systems-on-a-chip using an embedded processor [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 503 - 514
- [10] Analysing trade-offs in scan power and test data compression for systems-on-a-chip [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 188 - 196