A geometric-primitives-based compression scheme for testing systems-on-a-chip

被引:41
|
作者
El-Maleh, A [1 ]
al Zahir, S [1 ]
Khan, E [1 ]
机构
[1] King Fahd Univ Petr & Minerals, Dhahran 31261, Saudi Arabia
关键词
D O I
10.1109/VTS.2001.923418
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The increasing complexity of systems-on-a-chip with the accompanied increase in their test data size has made the need for test data reduction imperative. In this paper, we introduce a novel and very efficient lossless compression technique for testing systems-on-a-chip based on geometric shapes. The technique exploits reordering of test vectors to minimize the number of shapes needed to encode the rest data. The effectiveness of the technique in achieving high compression ratio is demonstrated on the largest ISCAS85 and full-scanned versions of ISCAS89 benchmark circuits. In this paper, it is assumed that an embedded core will be used to execute the decompression algorithm and decompress the test data.
引用
收藏
页码:54 / 59
页数:6
相关论文
共 36 条
  • [1] An Efficient Block Entropy Based Compression Scheme for Systems-on-a-Chip Test Data
    Zahir, Saif
    Borici, Arber
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 69 (02): : 133 - 142
  • [2] An Efficient Block Entropy Based Compression Scheme for Systems-on-a-Chip Test Data
    Saif Zahir
    Arber Borici
    [J]. Journal of Signal Processing Systems, 2012, 69 : 133 - 142
  • [3] A hybrid test compression technique for efficient testing of systems-on-a-chip
    El-Maleh, AH
    [J]. ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 599 - 602
  • [4] Testing of core-based systems-on-a-chip
    Ravi, S
    Lakshminarayana, G
    Jha, NK
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (03) : 426 - 439
  • [5] Delay fault testing of core-based systems-on-a-chip
    Xu, Q
    Nicolici, N
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 744 - 749
  • [6] Interconnection scheme for continuous-media systems-on-a-chip
    Lahtinen, V
    Kuusilinna, K
    Kangas, T
    Hämäläinen, T
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2002, 26 (03) : 123 - 138
  • [7] Using an embedded processor for efficient deterministic testing of systems-on-a-chip
    Jas, Abhijit
    Touba, Nur A.
    [J]. Proceedings - IEEE International Conference on Computer Design: VLSI in Computers and Processors, 1999, : 418 - 423
  • [8] Deterministic Test Vector Compression/Decompression for Systems-on-a-Chip Using an Embedded Processor
    Abhijit Jas
    Nur A. Touba
    [J]. Journal of Electronic Testing, 2002, 18 : 503 - 514
  • [9] Deterministic test vector compression/decompression for systems-on-a-chip using an embedded processor
    Jas, A
    Touba, NA
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 503 - 514
  • [10] Analysing trade-offs in scan power and test data compression for systems-on-a-chip
    Rosinger, PM
    Gonciari, PT
    Al-Hashimi, BM
    Nicolici, N
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 188 - 196