Power Distribution TSVs induced Core Switching Noise

被引:0
|
作者
Ahmad, Waqar [1 ]
Kanth, Rajeev Kumar [2 ]
Chen, Qiang [1 ]
Zheng, Li-Rong [1 ]
Tenhunen, Hannu [1 ]
机构
[1] KTH Royal Inst Technol, Dept Elect & Comp Syst, Forum 120, S-16440 Stockholm, Sweden
[2] Univ Turku, Turku Ctr Comp Sci TUCS, Turku, Finland
关键词
core switching noise; rise time; 3D stack; skin effect;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Size of on-chip interconnects as well as the supply voltage is reducing with each technology node whereas the operating speed is increasing in modern VLSI design. Today, the package inductance and resistance has been reduced to such an extent that core switching noise caused by on-chip inductance and on-chip resistance is gaining importance as compared to I/O drivers switching noise. Both on-chip inductance and skin effect are prime players at frequencies of the order of GHz. The problem is further aggravated when chips are interconnected through TSVs to form a 3D integrated stack in order to achieve low form factor and high integration density. In this paper we analysed peak core switching noise in a 3D stack of integrated chips interconnected through power distribution TSV pairs, through our comprehensive mathematical model which has been proved to be quite accurate as compared to SPICE. We analysed the effect of number of chips in a 3D stack, rise time, decoupling capacitance, and skin effect on power distribution TSVs induced core switching noise in this paper.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Electromagnetic modeling of switching noise in on-chip power distribution networks
    Mao, JF
    Kim, WP
    Choi, S
    Swaminathan, M
    Libous, J
    O'Connor, D
    PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE ON ELECTROMAGNETIC INTERFERENCE AND COMPATIBILITY, 2003, : 47 - 52
  • [2] Simultaneous switching noise in on-chip CMOS power distribution networks
    Tang, KT
    Friedman, EG
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (04) : 487 - 493
  • [3] Simulation of switching noise in on-chip power distribution networks of FPGAs
    Lalgudi, SN
    Kretchmer, Y
    Swaminathan, M
    Electrical Performance of Electronic Packaging, 2004, : 319 - 322
  • [4] Fast modeling of core switching noise on distributed LRC power grid in ULSI circuits
    Zheng, L.-R.
    Tenhunen, H.
    IEEE Topical Meeting on Electrical Performance of Electronic Packaging, 2000, : 307 - 310
  • [5] Influence of Induced Voltage Noise on Switching Characteristics for a Power Converter Circuit
    Ogata, Ko
    Wada, Keiji
    2016 URSI ASIA-PACIFIC RADIO SCIENCE CONFERENCE (URSI AP-RASC), 2016, : 126 - 129
  • [6] Fast modeling of core switching noise on distributed LRC power grid in ULSI circuits
    Zheng, LR
    Tenhunen, H
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2001, 24 (03): : 245 - 254
  • [7] Fast modeling of core switching noise on distributed LRC power grid in ULSI circuits
    Zheng, LR
    Tenhunen, H
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2000, : 307 - 310
  • [8] Simultaneous Switching Noise Effects in Graphene-Based Power Distribution Networks
    Kumar, Vobulapuram Ramesh
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (05)
  • [9] Simultaneous switching noise and resonance analysis of on-chip power distribution network
    Bai, G
    Hajj, IN
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 163 - 168
  • [10] Simultaneous Switching Noise and IR Drop in Graphene Nanoribbon Power Distribution Networks
    Das, Debaprasad
    Rahaman, Hafizur
    2012 12TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2012,