A computer architecture providing high-performance and low-cost solutions for fast fMRI reconstruction

被引:0
|
作者
Chao, H [1 ]
Goddard, I [1 ]
机构
[1] Mercury Comp Syst Inc, Chelmsford, MA 01824 USA
来源
PHYSICS OF MEDICAL IMAGING | 1998年 / 3336卷
关键词
fMRI; architecture; scalability; PCI; multiprocessing; computer;
D O I
10.1117/12.317086
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
Due to the dynamic nature of brain studies in functional magnetic resonance imaging (fMRI), fast pulse sequences such as echo planar imaging (EPI) and spiral are often used for higher temporal resolution. Hundreds of frames of two-dimensional (2-D) images or multiple three-dimensional (3-D) images are often acquired to cover a larger space and time range. Therefore, fMRI Often requires a much larger data storage, faster data transfer rate and higher processing power than conventional MRI. In Mercury Computer Systems' PCI-based embedded computer system, the computer architecture allows the concurrent use of a DMA engine for data transfer and CPU for data processing. This architecture allows a multicomputer to distribute processing and data with minimal time spent transferring data. Different types and numbers of processors are available to optimize system performance for the application. The fMRI reconstruction was first implemented in Mercury's PCI-based embedded computer system by using one digital signal processing (DSP) chip, with the host computer running under the Windows NT(R) platform. Double buffers in SRAM or cache were created for concurrent I/O and processing. The fMRI reconstruction was then implemented in parallel using multiple DSP chips. Data transfer and interprocessor synchronization were carefully managed to optimize algorithm efficiency. The image reconstruction times were measured with different numbers of processors ranging from one to 10. With one DSP chip, the timing for reconstructing 100 fMRI images measuring 128x64 pixels was 1.24 seconds, which is already faster than most existing commercial MRI systems. This PCI-based embedded multicomputer architecture, which has a nearly linear improvement in performance, provides high performance for fMRI processing.
引用
收藏
页码:793 / 796
页数:4
相关论文
共 50 条
  • [1] A Low-Cost Computer Cluster for High-Performance Computing Education
    Pfalzgraf, Aaron M.
    Driscoll, Joseph A.
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY (EIT), 2014, : 362 - 366
  • [2] A Low-Cost and High-Performance Embedded System Architecture and An Evaluation Methodology
    Yang, Xiaokun
    Andrian, Jean H.
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 241 - 244
  • [3] Low-Cost High-Performance VLSI Architecture for Montgomery Modular Multiplication
    Kuang, Shiann-Rong
    Wu, Kun-Yi
    Lu, Ren-Yao
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (02) : 434 - 443
  • [4] A HIGH-PERFORMANCE LOW-COST COMPUTER-INTERFACE FOR AES XPS
    TOMICH, DH
    GRAZULIS, L
    GRANT, JT
    SURFACE AND INTERFACE ANALYSIS, 1987, 10 (2-3) : 87 - 91
  • [5] Low-Cost High-Performance MRI
    Sarracanie, Mathieu
    LaPierre, Cristen D.
    Salameh, Najat
    Waddington, David E. J.
    Witzel, Thomas
    Rosen, Matthew S.
    SCIENTIFIC REPORTS, 2015, 5
  • [6] Low-Cost High-Performance MRI
    Mathieu Sarracanie
    Cristen D. LaPierre
    Najat Salameh
    David E. J. Waddington
    Thomas Witzel
    Matthew S. Rosen
    Scientific Reports, 5
  • [7] A low-cost high-performance optical interconnect
    Schwartz, DB
    Chun, CKY
    Foley, BM
    Hartman, DH
    Lebby, M
    Lee, HC
    Shieh, CL
    Kuo, SM
    Shook, SG
    Webb, B
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1996, 19 (03): : 532 - 539
  • [8] Low-cost high-performance optical interconnect
    Motorola, Inc, Tempe, United States
    IEEE Trans Compon Packag Manuf Technol Part B Adv Packag, 3 (532-539):
  • [9] Cyclone™:: A low-cost, high-performance FPGA
    Leventis, P
    Chan, M
    Chan, M
    Lewis, D
    Nouban, B
    Powell, G
    Vest, B
    Wong, M
    Xia, RX
    Costello, J
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 49 - 52
  • [10] Low-cost high-performance scientific visualization
    Jones, ST
    Parker, SE
    Kim, CC
    COMPUTING IN SCIENCE & ENGINEERING, 2001, 3 (04) : 12 - 17