Embedded SRAM trend in nano-scale CMOS

被引:0
|
作者
Yamauchi, Hiroyuki [1 ]
机构
[1] Fukuoka Inst Technol, Fac Informat Engn, Dept Comp Sci & Engn, Higashi Ku, Fukuoka 8110295, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes an SRAM scaling trend in terms of bit-cell size and operating voltage (Vdd) in a nano-scale process generation. The key design solutions to extend a 6T SRAM lifetime are reviewed and discussed including a possible bit cell scaling trend comparing with an 8T SRAM as one of the successors. Each dependency of 3 key margins of write margin (WRM), static noise margin (SNM), and cell current (Icell) on the scaling ratio of Vdd and MOSFET channel feature size has been shown to clarify the real issues in the scaling. The bit cell area scaling trends of 6T and 8T SRAMs are predicted. It has been shown that the area of 6T will be getting closer to that of 8T at 32nm and should cross over around 22nm.
引用
收藏
页码:19 / 22
页数:4
相关论文
共 50 条
  • [1] Noise-induced dynamic variability in nano-scale CMOS SRAM cells
    Theodorou, Christoforos G.
    Fadlallah, Mouenes
    Garros, Xavier
    Dimitriadis, Charalabos
    Ghibaudo, Gerard
    [J]. 2016 46TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC), 2016, : 256 - 259
  • [2] Comparative BTI Reliability Analysis of SRAM Cell Designs in Nano-Scale CMOS Technology
    Krishnappa, Shreyas Kumar
    Mahmoodi, Hamid
    [J]. 2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 384 - 389
  • [3] Contact engineering for nano-scale CMOS
    Hussain, Muhammad
    Fahad, Hossain
    Qaisi, Ramy
    [J]. PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2012, 209 (10): : 1954 - 1959
  • [4] Multi-level wordline driver for robust SRAM design in nano-scale CMOS technology
    Moradi, Farshad
    Panagopoulos, Georgios
    Karakonstantis, Georgios
    Farkhani, Hooman
    Wisland, Dag T.
    Madsen, Jens K.
    Mahmoodi, Hamid
    Roy, Kaushik
    [J]. MICROELECTRONICS JOURNAL, 2014, 45 (01) : 23 - 34
  • [5] Electronics beyond nano-scale CMOS
    Borkar, Shekhar
    [J]. 43rd Design Automation Conference, Proceedings 2006, 2006, : 807 - 808
  • [6] Digitally Programmable SRAM Timing for Nano-Scale Technologies
    Neale, Adam
    Sachdev, Manoj
    [J]. 2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 518 - 524
  • [7] Single event multiple upset-tolerant SRAM cell designs for nano-scale CMOS technology
    Rajaei, Ramin
    Asgari, Bahar
    Tabandeh, Mahmoud
    Fazeli, Mahdi
    [J]. TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2017, 25 (02) : 1035 - 1047
  • [8] Circuit Design in Nano-Scale CMOS Technologies
    Zhang, Kevin
    [J]. PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD'16), 2016, : 1 - 1
  • [9] Circuit Design in Nano-Scale CMOS Technologies
    Zhang, Kevin
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 3 - 3
  • [10] Gate oxide reliability for nano-scale CMOS
    Stathis, JH
    [J]. IPFA 2005: PROCEEDINGS OF THE 12TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2005, : 127 - 130