High-performance interconnects: An integration overview

被引:238
|
作者
Havemann, RH
Hutchby, JA
机构
[1] Texas Instruments Inc, Dallas, TX 75243 USA
[2] Semicond Res Corp, Durham, NC 27703 USA
关键词
aluminum metallization; ball grid array (BGA); bandwidth; bottom antireflection coating (BARC); chemical-mechanical planarization (CMP); code-division multiple access; coplanar waveguides; copper metallization; crosstalk; diffusion barrier; dual damascene; electrochemical deposition (ECD); electromigration; frequency-division multiple access (FDMA); global interconnects; IC packaging; interconnect; interlayer dielectric (ILD); International Technology Roadmap for Semiconductors (ITRS); intrametal dielectric (IMD); latency; local interconnects; low-k dielectrics; microstrip transmission line (MTL); Moore's law; optical interconnects; physical vapor deposition; RC delay; RC parasitics; RF interconnects; 3-D interconnects;
D O I
10.1109/5.929646
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Information Revolution and enabling era of silicon ultralarge-scale integration (ULSI) have spawned an ever-increasing level of functional integration on-chip, driving a need for greater circuit density and higher performance. While traditional transistor scaling has thus for met this challenge, interconnect scaling has become the performance-limiting factor for new designs. The increasing influence of interconnect parasitics on crosstalk noise and R(L)C delay as well as electromigration and power dissipation concerns have stimulated the introduction of low-resistivity copper and low-permittivity (k) dielectrics to provide performance and reliability enhancement. Integration of these new materials into integrated circuit fabrication is a formidable task, requiring material, process, design, and packaging innovations. Additionally entirely new technologies such as RF and optical interconnects may be required to address future global routing needs and sustain performance improvement.
引用
收藏
页码:586 / 601
页数:16
相关论文
共 50 条
  • [1] High-performance interconnects
    Petrini, F
    Lysne, A
    Brightwell, R
    [J]. IEEE MICRO, 2006, 26 (03) : 7 - 9
  • [2] Scaling and integration of high performance interconnects
    Yang, S
    [J]. ADVANCED INTERCONNECTS AND CONTACT MATERIALS AND PROCESSES FOR FUTURE INTEGRATED CIRCUITS, 1998, 514 : 53 - 64
  • [3] Optical Interconnects for High-Performance Computing
    Taubenblatt, Marc A.
    [J]. JOURNAL OF LIGHTWAVE TECHNOLOGY, 2012, 30 (04) : 448 - 458
  • [4] AN OVERVIEW OF HIGH-PERFORMANCE
    COMERFORD, R
    [J]. IEEE SPECTRUM, 1995, 32 (04) : 19 - 19
  • [5] Polymers for high-performance interconnects (Invited lecture)
    Taylor, KJ
    Jeng, SP
    Eissa, M
    Gaynor, J
    Nguyen, H
    [J]. MICROELECTRONIC ENGINEERING, 1997, 37-8 (1-4) : 255 - 259
  • [6] Measuring Congestion in High-Performance Datacenter Interconnects
    Jha, Saurabh
    Patke, Archit
    Brandt, Jim
    Gentile, Ann
    Lim, Benjamin
    Showerman, Mike
    Bauer, Greg
    Kaplan, Larry
    Kalbarczyk, Zbigniew
    Kramer, William
    Iyer, Ravi
    [J]. PROCEEDINGS OF THE 17TH USENIX SYMPOSIUM ON NETWORKED SYSTEMS DESIGN AND IMPLEMENTATION, 2020, : 37 - 57
  • [7] OPTICAL INTERCONNECTS FOR HIGH-PERFORMANCE COMPUTING SYSTEMS
    Tan, Michael R. T.
    McLaren, Moray
    Jouppi, Norman P.
    [J]. IEEE MICRO, 2013, 33 (01) : 14 - 21
  • [8] High-performance computing - An overview
    Marksteiner, P
    [J]. COMPUTER PHYSICS COMMUNICATIONS, 1996, 97 (1-2) : 16 - 35
  • [9] Process technology and integration challenges for high performance interconnects
    Sandhu, GS
    [J]. THIN SOLID FILMS, 1998, 320 (01) : 1 - 9
  • [10] On-chip optical interconnects versus electrical interconnects for high-performance applications
    Stucchi, Michele
    Cosemans, Stefan
    Van Campenhout, Joris
    Tokei, Zsolt
    Beyer, Gerald
    [J]. MICROELECTRONIC ENGINEERING, 2013, 112 : 84 - 91