Numerical analysis of alpha-particle-induced soft errors in floating channel type surrounding gate transistor (FC-SGT) DRAM cell

被引:4
|
作者
Matsuoka, F [1 ]
Masuoka, F [1 ]
机构
[1] Tohoku Univ, Elect Commun Res Inst, Sendai, Miyagi 9808577, Japan
关键词
DRAM; floating body effect; floating channel type; surrounding gate transistor (FC-SGT); parasitic bipolar current; soft error; surrounding gate transistor (SGT);
D O I
10.1109/TED.2003.814977
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper clarifies alpha-particle-induced soft error mechanisms in floating channel type surrounding gate transistor (FC-SGT) DRAM cells. One FC-SGT DRAM cell consists of an FC-SGT and a three-dimensional (3-D) storage capacitor. The cell itself arranges bit line (BL), storage node and body region in a silicon pillar vertically and achieves cell area of 4F(2) (F: feature size) per bit. In FC-SGT DRAM cells, the parasitic bipolar current is a major factor to cause soft errors. When an alpha particle penetrates the silicon pillar, generated electrons are collected to the storage node or BL due to the funneling and diffusion mechanisms. On the other hand, holes are swept into the body region and accumulated. Consequently, the current flows not only in the surface but also in the entire body region due to the floating body effect. This parasitic bipolar current becomes the largest when an alpha particle penetrates the silicon pillar along the vertical axis. However, in case of FC-SGT DRAM cells, the surrounding gate structure can suppress the floating body effect compared with floating channel type SOI DRAM cells. As a result, the loss of the stored charge in the storage capacitor can be drastically decreased by using FC-SGT DRAM cell. Therefore, FC-SGT DRAM is a promising candidate for future high-density DRAMs having high soft-error immunity.
引用
收藏
页码:1638 / 1644
页数:7
相关论文
共 8 条
  • [1] Numerical analysis for the structure dependence on the subthreshold slope of Floating Channel type SGT(FC-SGT) Flash memory
    Yamazaki, H
    Sakuraba, H
    Masuoka, F
    SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES 2004, 2004, : 311 - 314
  • [2] Novel NAND DRAM with surrounding gate transistor (SGT)-type gain cell
    Nakamura, H
    Endoh, T
    Sakuraba, H
    Masuoka, F
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2004, 87 (07): : 1 - 8
  • [3] NUMERICAL-ANALYSIS OF ALPHA-PARTICLE-INDUCED SOFT ERRORS IN SOI MOS DEVICES
    IWATA, H
    OHZONE, T
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (05) : 1184 - 1190
  • [4] ANALYSIS OF ALPHA-PARTICLE-INDUCED SOFT ERRORS IN STATIC RAM
    KUNIEDA, S
    ANDO, M
    TSUJIDE, T
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1980, 27 (11) : 2183 - 2184
  • [5] EXPERIMENTAL-ANALYSIS ON ALPHA-PARTICLE-INDUCED SOFT ERRORS IN NDRO DYNAMIC MEMORY CELLS
    TAKADA, M
    TERADA, K
    KUROSAWA, S
    SUZUKI, S
    NEC RESEARCH & DEVELOPMENT, 1984, (72): : 105 - 112
  • [6] An analysis of program and erase mechanisms for Floating Channel Type Surrounding Gate Transistor Flash memory cells
    Hioki, M
    Sakuraba, H
    Endoh, T
    Masuoka, F
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (09): : 1628 - 1635
  • [7] Measurement and Analysis of Alpha-Particle-Induced Soft Errors and Multiple-Cell Upsets in 10T Subthreshold SRAM
    Fuketa, Hiroshi
    Harada, Ryo
    Hashimoto, Masanori
    Onoye, Takao
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2014, 14 (01) : 463 - 470
  • [8] Alpha-Particle-Induced Soft Errors and Multiple Cell Upsets in 65-nm 10T Subthreshold SRAM
    Fuketa, Hiroshi
    Hashimoto, Masanori
    Mitsuyama, Yukio
    Onoye, Takao
    2010 INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2010, : 213 - 217