A new RSA encryption architecture and hardware implementation based on optimized Montgomery multiplication

被引:20
|
作者
Fournaris, AP [1 ]
Koufopavlou, O [1 ]
机构
[1] Univ Patras, Dept Elect & Comp Engn, GR-26110 Patras, Greece
关键词
D O I
10.1109/ISCAS.2005.1465668
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
RSA is a widely acceptable and well used algorithm in many security applications. Its main mathematical function is the demanding, in terms of speed, operation of modular exponentiation. In this paper a systolic, scalable, redundant Carry - Save Modular Multiplier and an RSA encryption architecture are proposed using the Montgomery Modular Multiplication algorithm. By completely avoiding the transformations from redundant to non redundant numbers at the intermediate stages of the architectures, the need for addition is eliminated and very interesting results, in terms of Clock Frequency, Throughput and Chip Covered Area, are achieved.
引用
收藏
页码:4645 / 4648
页数:4
相关论文
共 50 条
  • [1] An optimized hardware architecture for the Montgomery multiplication algorithm
    Huang, Miaoqing
    Gaj, Kris
    Kwon, Soonhak
    El-Ghazawi, Tarek
    [J]. PUBLIC KEY CRYPTOGRAPHY - PKC 2008, 2008, 4939 : 214 - +
  • [2] A NEW RSA CRYPTOSYSTEM HARDWARE IMPLEMENTATION BASED ON MONTGOMERY'S ALGORITHM
    卢君明
    林争辉
    [J]. Journal of Shanghai Jiaotong University(Science), 2002, (01) : 46 - 49
  • [3] MONTGOMERY AND RNS FOR RSA HARDWARE IMPLEMENTATION
    Manochehri, Kooroush
    Pourmozafari, Saadat
    Sadeghian, Babak
    [J]. COMPUTING AND INFORMATICS, 2010, 29 (05) : 849 - 880
  • [4] Hardware Implementation of Montgomery Modular Multiplication Algorithm Using Iterative Architecture
    Renardy, Antonius P.
    Ahmadi, Nur
    Fadila, Ashbir A.
    Shidqi, Naufal
    Adiono, Trio
    [J]. 2015 INTERNATIONAL SEMINAR ON INTELLIGENT TECHNOLOGY AND ITS APPLICATIONS (ISITIA), 2015, : 99 - 102
  • [5] The RSA Cryptoprocessor Hardware Implementation Based on Modified Montgomery Algorithm
    陈波
    王旭
    戎蒙恬
    [J]. Journal of Shanghai Jiaotong University(Science), 2005, (02) : 107 - 111
  • [6] A TINY RSA COPROCESSOR BASED ON OPTIMIZED SYSTOLIC MONTGOMERY ARCHITECTURE
    Liu, Zongbin
    Xia, Luning
    Jing, Jiwu
    Liu, Peng
    [J]. SECRYPT 2011: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SECURITY AND CRYPTOGRAPHY, 2011, : 105 - 113
  • [7] FPGA Implementation of RSA based on Carry Save Montgomery Modular Multiplication
    Verma, Rupali
    Dutta, Maitreyee
    Vig, Renu
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMPUTATIONAL TECHNIQUES IN INFORMATION AND COMMUNICATION TECHNOLOGIES (ICCTICT), 2016,
  • [8] HARDWARE IMPLEMENTATION OF MONTGOMERY MODULAR MULTIPLICATION ALGORITHM
    ELDRIDGE, SE
    WALTER, CD
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1993, 42 (06) : 693 - 699
  • [9] New RSA cryptosystem hardware implementation based on high-radix Montgomery's algorithm
    Fang, YL
    Gao, ZQ
    [J]. 2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 348 - 351
  • [10] Efficient and Scalable Hardware Implementation of Montgomery Modular Multiplication
    Issad, M.
    Anane, M.
    Boudraa, B.
    Bellemou, A. M.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (08)