Characterization of ultra-thin SiO2 by capacitance-voltage and charge pumping measurements

被引:2
|
作者
Militaru, L [1 ]
Poncet, A
Leroux, C
机构
[1] Inst Natl Sci Appl, CNRS, LPM, UMR 5511, F-69621 Villeurbanne, France
[2] CEA, LETI, F-38054 Grenoble, France
关键词
charge pumping; ultra-thin SiO2; gate dielectric; MOSFET; quantum effects;
D O I
10.1016/j.mee.2005.03.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present results on electrical measurements of ultra thin SiO2 layers (from 3.5 nm down to 1.7 nm), used as gate dielectric in metal-oxide-semiconductors (MOS) devices. Capacitance-voltage (C-V) measurements and simulations on MOS capacitors have been used for extracting the electrical oxide thickness. The SiO2/Si interface and oxide quality have been analyzed by charge pumping (CP) measurements. The mean interface traps density is measured by 2-level CP, and the energy distribution within the semiconductor bandgap of these traps are investigated by 3-level charge pumping measurements. A comparison of the energy distribution of the Sio(2)/Si interface traps is made using classical and quantum simulations to extract the surface potential as a function of the gate signal. When the gate oxide thickness < 3.5 nm, we prove that it is mandatory to take into account the quantum effects to obtain a more accurate energy distribution of the SiO2/Si interface traps. We also explain the increase of the apparent interface traps density measured by 2-levels CP with the increase of the oxide thickness, for transistors made from the same technological process. (c) 2005 Elsevier B.V. All rights reserved.
引用
下载
收藏
页码:59 / 65
页数:7
相关论文
共 50 条
  • [1] Breakdown measurements of ultra-thin SiO2 at low voltage
    Stathis, JH
    Vayshenker, A
    Varekamp, PR
    Wu, EY
    Montrose, C
    McKenna, J
    DiMaria, DJ
    Han, LK
    Cartier, E
    Wachnik, RA
    Linder, BP
    2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2000, : 94 - 95
  • [3] A comparison of thickness values for very thin SiO2 films by using ellipsometric, capacitance-voltage, and HRTEM measurements
    Ehrstein, J
    Richter, C
    Chandler-Horowitz, D
    Vogel, E
    Young, C
    Shah, S
    Maher, D
    Foran, B
    Hung, PY
    Diebold, A
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2006, 153 (01) : F12 - F19
  • [4] Defect generation and reliability of ultra-thin SiO2 at low voltage
    Stathis, JH
    DiMaria, DJ
    PHYSICS AND CHEMISTRY OF SIO2 AND THE SI-SIO2 INTERFACE - 4, 2000, 2000 (02): : 33 - 44
  • [5] Ultra-thin gate SiO2 technology
    Iwai, H
    Momose, HS
    Ohmi, S
    PHYSICS AND CHEMISTRY OF SIO2 AND THE SI-SIO2 INTERFACE - 4, 2000, 2000 (02): : 3 - 17
  • [6] Capacitance-voltage study of SiO2/nanocrystalline silicon/SiO2 double-barrier structures
    Wu, LC
    Huang, XF
    Shi, JJ
    Dai, M
    Qiao, F
    Li, W
    Xu, J
    Chen, KJ
    THIN SOLID FILMS, 2003, 425 (1-2) : 221 - 224
  • [7] Thickness evaluation for 2nm SiO2 films, a comparison of ellipsometric, capacitance-voltage and HRTEM measurements
    Ehrstein, J
    Richter, C
    Chandler-Horowitz, D
    Vogel, E
    Ricks, D
    Young, C
    Spencer, S
    Shah, S
    Maher, D
    Foran, B
    Diebold, A
    Hung, PY
    CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY, 2003, 683 : 331 - 336
  • [8] Modeling of abnormal capacitance-voltage characteristics observed in MOS transistor with ultra-thin gate oxide
    Hsu, YL
    Fang, YK
    Tsao, FC
    Kuo, FJ
    Ho, Y
    SOLID-STATE ELECTRONICS, 2002, 46 (11) : 1941 - 1943
  • [9] Statistical Design of Ultra-Thin SiO2 for Nanodevices
    Hashim, U.
    Fatah, M. F. A. Abdul
    Ahmad, I.
    Majlis, B. Y.
    SAINS MALAYSIANA, 2009, 38 (04): : 553 - 557
  • [10] Pentacene islands grown on ultra-thin SiO2
    Conrad, B. R.
    Cullen, W. G.
    Riddick, B. C.
    Williams, E. D.
    SURFACE SCIENCE, 2009, 603 (03) : L27 - L30