Simplified Chip Power Modeling Methodology Without Netlist Information in Early Stage of SoC Design Process

被引:6
|
作者
Ko, Baekseok [1 ,2 ]
Kim, Joowon [3 ]
Ryoo, Jaemin [4 ]
Hwang, Chulsoon [5 ]
Song, Junyoung [6 ]
Kim, Soo-Won [7 ]
机构
[1] Korea Univ, Dept Elect Engn, Seoul 02841, South Korea
[2] Samsung Elect, Visual Display Div, Suwon 16677, South Korea
[3] Pentacube Inc, Suwon 16499, South Korea
[4] Samsung Elect, Global Technol Ctr, Suwon 16677, South Korea
[5] Missouri Univ Sci & Technol, EMC Lab, Rolla, MO 65409 USA
[6] Intel Corp, San Jose, CA 95314 USA
[7] Korea Univ, Dept Elect Engn, Seoul 02841, South Korea
关键词
Chip power model; chip-package cosimulation; power delivery network (PDN); power integrity; power noise of application processors; system-on-chip (SoC) voltage noise;
D O I
10.1109/TCPMT.2016.2599541
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a novel methodology for on-chip power-noise modeling in the early stage of system-on-chip (SoC) design. Conventionally, the on-chip power-noise simulation is performed in "placement and routing" design stage. Therefore, designers experience difficulty in applying the simulation results to improve power-noise performance because of the delivery time. The proposed methodology enables modeling of the dynamic current profile, without any geometry information and estimation of SoC power noise in the register-transfer-level design phase. Each SoC sub-block is defined as a unit simplified chip power model (SCPM), and the defined unit SCPMs are integrated into one SCPM, including multiblock characteristics. SCPM presents various types of current profiles to accurately predict the maximum current peak, and it includes the background current to prevent overestimation of the ac current. To improve the simulation accuracy, this paper proposes a voltage ripple measurement method that considers the SoC operating scenario. The simulation results of the SCPM are verified by the measurement results, and the SCPM methodology shows the correlation results of 7 and 18 mV on two test vehicles with a 1.1 V core voltage. In the chip-package design industry for electronic applications, the proposed methodology presents a design guide for the power delivery network, such as essential capacitance per location (e.g., chip, package, and printed circuit board) and the limit of the off-chip routing inductance. In addition, the forecast by the SCPM simulation shows that preactive design is available at the early stages of the design process.
引用
收藏
页码:1513 / 1521
页数:9
相关论文
共 16 条
  • [1] Simplified Chip Power Modeling Methodology with Current Profile Slope Information for Display Timing Controllers
    Ko, Baekseok
    Min, Young-Jae
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (05) : 456 - 462
  • [2] A novel design methodology of the on-chip power distribution network enhancing the performance and suppressing EMI of the SoC
    Tohya, Hirokazu
    Toya, Noritaka
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 889 - 892
  • [3] HotSpot: A compact thermal modeling methodology for early-stage VLSI design
    Huang, Wei
    Ghosh, Shougata
    Velusamy, Siva
    Sankaranarayanan, Karthik
    Skadron, Kevin
    Stan, Mircea R.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (05) : 501 - 513
  • [4] Early-Stage Power Grid Design: Extraction, Modeling and Optimization
    Zhuo, Cheng
    Gan, Houle
    Shih, Wei-Kai
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [5] Chip-Package-PCB Co-Simulation for Power Integrity Design at the Early Design Stage
    Uematsu, Yutaka
    Taniguchi, Hitoshi
    Toyama, Masahiro
    Yagyu, Masayoshi
    Osaka, Hideki
    2015 IEEE 4TH ASIA-PACIFIC CONFERENCE ON ANTENNAS AND PROPAGATION (APCAP), 2015, : 451 - 452
  • [6] A metamodel for building information modeling-building energy modeling integration in early design stage
    Bracht, M. K.
    Melo, A. P.
    Lamberts, R.
    AUTOMATION IN CONSTRUCTION, 2021, 121
  • [7] InGraMM: Towards a diagramming methodology for early-stage mission life cycle design information
    Anderson, RC
    Duffey, MR
    Lyons, KW
    FLEXIBLE AUTOMATION AND INTELLIGENT MANUFACTURING, 1998, 1998, : 63 - 73
  • [8] Mobile-oriented CPS (Chip-Package-System) Integrated Power Integrity Techniques at Early Chip Design Stage
    Lee, Youngsoo
    Koo, Kyoungchoul
    Baek, Woncheol
    2014 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2014, : 717 - 720
  • [9] Power-aware test planning in the early system-on-chip design exploration process
    Larsson, E
    Peng, Z
    IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (02) : 227 - 239
  • [10] Compact Modeling of Carbon Nanotube Transistor for Early Stage Process-Design Exploration
    Balijepalli, Asha
    Sinha, Saurabh
    Cao, Yu
    ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2007, : 2 - 7