A 6-bit 1.2-GS/s low-power flash-ADC in 0.13-μm digital CMOS

被引:111
|
作者
Sandner, C [1 ]
Clara, M [1 ]
Santner, A [1 ]
Hartig, T [1 ]
Kuttner, F [1 ]
机构
[1] Infineon Technol Austria, Dev Ctr Villach, A-9500 Villach, Austria
关键词
capacitive interpolation; data converter; flash ADC; sampling;
D O I
10.1109/JSSC.2005.847215
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a 6-bit 1.2-GS/s flash-ADC with wide analog bandwidth and low power, realized in a standard digital 0.13 mu m CMOS copper technology. Employing capacitive interpolation gives various advantages when designing for low power: no need for a reference resistor ladder, implicit sample-and-hold operation, no edge effects in the interpolation network (as compared to resistive interpolation), and a very low input capacitance of only 400 fF, which leads to an easily drivable analog converter interface. Operating at 1.2 GS/s the ADC achieves an effective resolution bandwidth (ERBW) of 700 MHz, while consuming 160 mW of power. At 600 MS/s we achieve an ERBW of 600 MHz with only 90 mW power consumption, both from a 1.5 V supply. This corresponds to outstanding figure-of-merit numbers (FoM) of 2.2 and 1.5 pJ/convstep, respectively,. The module area is 0.12 mm(2).
引用
收藏
页码:1499 / 1505
页数:7
相关论文
共 50 条
  • [1] A 6-Bit, 1.2-GS/s ADC with Wideband THA in 0.13-μm CMOS
    Chen, Bo-Wei
    Hsien, Szu-Kang
    Chiang, Cheng-Shiang
    Juang, Kai-Cheung
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 377 - 380
  • [2] A 6bit, 1.2GSps low-power flash-ADC in 0.13μm digital CMOS
    Sandner, C
    Clara, M
    Santner, A
    Hartig, T
    Kuttner, F
    DESIGNERS' FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2005, : 223 - 226
  • [3] A 6bit, 1.2GSps low-power flash-ADC in 0.13μm digital CMOS
    Sandner, C
    Clara, M
    Santner, A
    Hartig, T
    Kuttner, F
    ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 339 - 342
  • [4] A 6-bit 1.6-GS/s low-power wideband flash ADC converter in 0.13-μm CMOS technology
    Ismail, Ayman
    Elmasry, Mohamed
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (09) : 1982 - 1990
  • [5] A 6-Bit, 1.2-GS/s Dual Channel ADC in 0.13-μm CMOS for MB-OFDM UWB Receivers
    Hsien, Szu-Kang
    Chen, Bo-Wei
    Ma, Gin-Kou
    2008 IEEE INTERNATIONAL CONFERENCE ON ULTRA-WIDEBAND, VOL 1, PROCEEDINGS, 2008, 1 : 29 - 32
  • [6] A 1-GS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS
    Lin, Li
    Ren, Junyan
    Zhu, Kai
    Ye, Fan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 58 (01) : 71 - 76
  • [7] A 1-GS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS
    Li Lin
    Junyan Ren
    Kai Zhu
    Fan Ye
    Analog Integrated Circuits and Signal Processing, 2009, 58 : 71 - 76
  • [8] A 5-bit 1-GS/s flash-ADC in 0.13-μm CMOS using active interpolation
    Viitala, Olli
    Lindfors, Saska
    Halonen, Kari
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 412 - +
  • [9] A 6-bit 1GS/s Low-Power Flash ADC
    Lien, Yu-Chang
    Lin, Ying-Zu
    Chang, Soon-Jyh
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 211 - 214
  • [10] A5-bit 4.2-GS/s flash ADC in 0.13-μm CMOS
    Lin, Ying-Zu
    Liu, Yen-Ting
    Chang, Soon-Jyh
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 213 - 216