A COMPACT CMOS POWER-ON-RESET PULSE GENERATOR DESIGN WITH LOW-POWER AND WIDE OPERATION RANGE

被引:2
|
作者
Ay, Suat U. [1 ]
机构
[1] Univ Idaho, Dept Elect & Comp Engn, Moscow, ID 83844 USA
关键词
Power-on reset circuit; Brown-out detection; CMOS delay circuits;
D O I
10.1142/S0218126610006876
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A compact power-on-reset pulse generator (POR-PG) circuit with a low-power and low-voltage operation capability is presented. Proposed POR-PG was fabricated in 0.5 mu m 2P3M CMOS process. It was determined from simulations and measurements that proposed POR-PG works supply voltage levels between 1.8 V and 3.3 V and supply voltage rise times between 100 ns and 1 ms. POR-PG has very small silicon footprint. Layout size of proposed POR-PG circuit was 120 mu m x 55 mu m in 0.5 mu m CMOS process. Comparing with other POR-PG circuits in the literature, proposed design enjoys lowest power consumption (< 6 mu W), smallest silicon footprint, widest supply voltage range, and additional features such as brown-out detection capability. These achieved by using a unique cascadable POR delay element that consumes very low-power.
引用
收藏
页码:1365 / 1380
页数:16
相关论文
共 50 条
  • [1] An Accurate Low-Power Power-on-Reset Circuit in 55-nm CMOS Technology
    You, Heng
    Yuan, Jia
    Yu, Zenghui
    Qiao, Shushan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (08) : 3361 - 3365
  • [2] A Robust Low-Power Power-On-Reset Circuit With Dual Threshold Method
    He, Luchang
    Xie, Chenchen
    Wu, Qingyu
    Xu, Liping
    Chen, Houpeng
    Li, Xi
    Song, Zhitang
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024,
  • [3] A Power-on-Reset pulse generator referenced by threshold voltage without standby current
    Song, CK
    Kim, S
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (09) : 1646 - 1648
  • [4] Design of a Radiation Hardened Power-ON-Reset
    Lopez-Morillo, E.
    Palomo, F. R.
    Marquez, F.
    Munoz, F.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2018, 65 (08) : 1943 - 1950
  • [5] A precision CMOS Power-On-Reset circuit with power noise immunity for low-voltage technology
    Yen, WC
    Chen, HW
    Lin, YT
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (05) : 778 - 784
  • [6] Low-power implantable CMOS bipolar Gaussian monocycle pulse generator
    Wang, Kun
    Li, Bin
    Zhao, Ming Jian
    Wu, Zhao Hui
    ELECTRONICS LETTERS, 2017, 53 (03) : 201 - U76
  • [7] A Low-Power Clock Generator with a Wide Frequency Tuning Range and Low Temperature Variation: Analysis and Design
    Fazel, Ziba
    Shokrekhodaei, MaryamSadat
    Atarodi, Mojtaba
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (01)
  • [8] Low-power cmos PLL for clock generator
    Wu, WC
    Huang, CC
    Chang, CH
    Tseng, NH
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 633 - 636
  • [9] All-digital low-power CMOS pulse generator for UWB system
    Kim, H
    Park, D
    Joo, Y
    ELECTRONICS LETTERS, 2004, 40 (24) : 1534 - 1535
  • [10] Design of A Novel Power-on-Reset Circuit Based on Power Supply Detector
    Zhang, Jin
    Jiang, Lin
    Zeng, Zecang
    2009 INTERNATIONAL CONFERENCE ON SCALABLE COMPUTING AND COMMUNICATIONS & EIGHTH INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTING, 2009, : 355 - 359