Optimizing leakage energy consumption in cache bitlines

被引:7
|
作者
Kim, S [1 ]
Vijaykrishnan, N
Kandemir, M
Irwin, MJ
机构
[1] Univ S Florida, Dept Comp Sci & Engn, Tampa, FL 33620 USA
[2] Penn State Univ, Dept Comp Sci & Engn, University Pk, PA 16802 USA
基金
美国国家科学基金会;
关键词
leakage energy; caches; predictive precharging;
D O I
10.1007/s10617-005-5345-4
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As technology scales down into deep-submicron, leakage energy is becoming a dominant source of energy consumption. Leakage energy is generally proportional to the area of a circuit and caches constitute a large portion of the die area. Therefore, there has been much effort to reduce leakage energy in caches. Most techniques have been targeted at cell leakage energy optimization. Bitline leakage energy is critical as well. To this end, we propose a predictive precharging scheme to reduce bitline leakage energy consumption. Results show that energy savings are significant with little performance degradation. Also, our predictive precharging is more beneficial in more aggressively scaled technologies.
引用
收藏
页码:5 / 18
页数:14
相关论文
共 50 条
  • [1] Optimizing Leakage Energy Consumption in Cache Bitlines
    Soontae Kim
    Narayanan Vijaykrishnan
    Mahmut Kandemir
    Mary Jane Irwin
    Design Automation for Embedded Systems, 2004, 9 : 5 - 18
  • [2] Leakage energy management in cache hierarchies
    Li, L
    Kadayif, I
    Tsai, YF
    Vijaykrishnan, N
    Kandemir, M
    Irwin, MJ
    Sivasubramaniam, A
    2002 INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES, PROCEEDINGS, 2002, : 131 - 140
  • [3] Reducing Cache Leakage Energy for Hybrid SPM-Cache Architectures
    Wen, Hao
    zhang, Wei
    2014 INTERNATIONAL CONFERENCE ON COMPILERS, ARCHITECTURE AND SYNTHESIS FOR EMBEDDED SYSTEMS (CASES), 2014,
  • [4] Cache memory architecture for leakage energy reduction
    Tanaka, Kiyofumi
    INNOVATIVE ARCHITECTURE FOR FUTURE GENERATION HIGH-PERFORMANCE PROCESSORS AND SYSTEMS, 2007, : 73 - 80
  • [5] Optimizing energy consumption
    Hebert, D.
    Control (Chicago, Ill), 2001, 14 (09): : 49 - 50
  • [6] Optimizing Energy in a DRAM based Hybrid Cache
    He, Jiacong
    Callenes-Sloan, Joseph
    2018 19TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2018, : 37 - 42
  • [7] Dynamic fine-grain leakage reduction using leakage-biased bitlines
    Heo, S
    Barr, K
    Hampton, M
    Asanovic, K
    29TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2002, : 137 - 147
  • [8] Live-cache: Exploiting data redundancy to reduce leakage energy in a cache subsystem
    Kabadi, MG
    Parthasarathi, R
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, 2003, 2823 : 337 - 351
  • [9] Techniques for leakage energy reduction in deep submicrometer cache memories
    Frustaci, Fabio
    Corsonello, Pasquale
    Perri, Stefania
    Cocorullo, Giuseppe
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (11) : 1238 - 1249
  • [10] Towards optimizing energy consumption in Cloud
    Ben Maaouia, Omar
    Jemni, Mohamed
    Fkaier, Hazem
    Cerin, Christophe
    2017 INTERNATIONAL CONFERENCE ON ENGINEERING & MIS (ICEMIS), 2017,