A Word-Level Finite Field Multiplier Using Normal Basis

被引:23
|
作者
Namin, Ashkan Hosseinzadeh [1 ]
Wu, Huapeng [2 ]
Ahmadi, Majid [2 ]
机构
[1] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
[2] Univ Windsor, Dept Elect & Comp Engn, Windsor, ON N9B 3P4, Canada
关键词
Finite field multiplier; normal basis; optimal normal basis; elliptic curve cryptography; OMURA PARALLEL MULTIPLIER; NORMAL BASES; COMPLEXITY; GF(2(M));
D O I
10.1109/TC.2010.235
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Hardware implementations of finite field arithmetic using normal basis are advantageous due to the fact that the squaring operation can be done at almost no cost. In this paper, a new word-level finite field multiplier using normal basis is proposed. The proposed architecture takes d clock cycles to compute the product bits, where the value for d, 1 <= d <= m, can be arbitrarily selected by the designer to set the tradeoff between area and speed. When there exists an optimal normal basis, it is shown that the proposed design has a smaller critical path delay than other word-level normal basis multipliers found in the literature, while its circuit complexities are moderate and comparable to the others. Different word size multipliers were implemented in hardware, and implementation results are also presented.
引用
收藏
页码:890 / 895
页数:6
相关论文
共 50 条
  • [1] Low Power Design of A Word-level Finite Field Multiplier Using Reordered Normal Basis
    Namin, Parham Hosseinzadeh
    Muscedere, Roberto
    Ahmadi, Majid
    2015 49TH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2015, : 437 - 440
  • [2] A high speed word level finite field multiplier using reordered normal basis
    Namin, Ashkan Hosseinzadeh
    Wu, Huapeng
    Ahmadi, Majid
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3278 - 3281
  • [3] Low complexity word-level sequential normal basis multipliers
    Reyhani-Masoleh, A
    Hasan, MA
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (02) : 98 - 110
  • [4] Efficient VLSI Implementation of a Finite Field Multiplier Using Reordered Normal Basis
    Leboeuf, Karl
    Namin, Ashkan Hosseinzadeh
    Wu, Huapeng
    Muscedere, Roberto
    Ahmadi, Majid
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1218 - 1221
  • [5] Word-level Traversal of Finite State Machines using Algebraic Geometry
    Sun, Xiaojun
    Kalla, Priyank
    Enescu, Florian
    2016 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2016, : 142 - 149
  • [6] Word-Level Multi-Fix Rectifiability of Finite Field Arithmetic Circuits
    Rao, Vikas
    Ilioaea, Irina
    Ondricek, Haden
    Kalla, Priyank
    Enescu, Florian
    PROCEEDINGS OF THE 2021 TWENTY SECOND INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2021), 2021, : 41 - 47
  • [7] Low-complexity versatile finite field multiplier in normal basis
    Li, H
    Zhang, CN
    EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2002, 2002 (09) : 954 - 960
  • [8] Low-Complexity Versatile Finite Field Multiplier in Normal Basis
    Hua Li
    Chang Nian Zhang
    EURASIP Journal on Advances in Signal Processing, 2002
  • [9] Efficient VLSI Implementation of a Sequential Finite Field Multiplier Using Reordered Normal Basis in Domino Logic
    Namin, Parham Hosseinzadeh
    Roma, Crystal
    Muscedere, Roberto
    Ahmadi, Majid
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (11) : 2542 - 2552
  • [10] High speed word-parallel bit-serial normal basis finite field multiplier and its FPGA implementation
    Namin, Ashkan Hosseinzadeh
    Wu, Huapeng
    Ahmadi, Majid
    2005 39th Asilomar Conference on Signals, Systems and Computers, Vols 1 and 2, 2005, : 1338 - 1341