STRESSES IN AREA ARRAY ASSEMBLIES SUBJECTED TO THERMAL CYCLING

被引:0
|
作者
Roberts, Jordan [1 ]
Rahim, M. Kaysar [1 ]
Hussain, Safina [1 ]
Suhling, Jeffrey C. [1 ]
Jaeger, Richard C. [1 ]
Lall, Pradeep [1 ]
机构
[1] Auburn Univ, Ctr Adv Vehicle Elect, Auburn, AL 36849 USA
关键词
FLIP-CHIP; SENSORS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Thermal cycling accelerated life testing is often used to qualify area array packages (e.g. Ball Grid Arrays and Flip Chip) for various applications. Finite element life predictions for thermal cycling configurations are challenging due to the complicated temperature/time dependent constitutive relations and failure criteria needed for solders and encapsulants and their interfaces, aging/evolving material behavior (e.g. solders),, difficulties in modeling plating finishes, the complicated geometries of typical electronic assemblies, etc. In addition, in-situ measurements of stresses and strains in assemblies subjected to temperature cycling is difficult because of the extreme environmental conditions and the fact that the primary materials/interfaces of interest (e.g. solder joints, die device surface, wire bonds, etc.) are embedded within the assembly (not at the surface). For these reasons, we really know quite little about the evolution of the stresses, strains, and deformations occurring within sophisticated electronic packaging geometries during thermal cycling. In our research, we are using test chips containing piezoresistive stress sensors to continuously characterize the in-situ die surface stress during long-term thermal cycling of several different area array packaging technologies including plastic ball grid array (PBGA) components, ceramic ball grid array (CBGA) components, and flip chip on laminate assemblies. The utilized (111) silicon test chips are able to measure the complete three-dimensional stress state (all 6 stress components) at each sensor site being monitored by the data acquisition hardware. The die stresses are initially measured at room temperature after packaging. The assemblies are then subjected to thermal cycling over various temperature ranges including 0 to 100 degrees C, -40 to 125 degrees C, and -55 to 125 degrees C, for up to 3000 thermal cycles. During the thermal cycling, sensor resistances at critical locations on the die device surface (e.g. the die center and die corners) are recorded. From the resistance data, the stresses at each site can be calculated and plotted versus time. The experimental observations show significant cycle-to-cycle evolution in the stress magnitudes due to material aging effects, stress relaxation and creep phenomena, and development of interfacial damage. The observed stress variations as a function of thermal cycling duration are also being correlated with the observed delaminations at the die surface (as measured using scanning acoustic microscopy (C-SAM)) and finite element simulations that include material constitutive models that incorporate thermal aging effects.
引用
收藏
页码:267 / 278
页数:12
相关论文
共 50 条
  • [1] Characterization of Die Stresses in Microprocessor Packages Subjected to Thermal Cycling
    Roberts, Jordan
    Hussain, Safina
    Suhling, Jeffrey C.
    Jaeger, Richard C.
    Lall, Pradeep
    2012 13TH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM), 2012, : 1003 - 1014
  • [2] Residual stresses in fibrous composites based on aluminum subjected to thermal cycling
    Zuzyak, PM
    Mozhovyi, OV
    Filipovskyi, OV
    MATERIALS SCIENCE, 1995, 31 (02) : 281 - 283
  • [3] Numerical and experimental study of the evolution of stresses in flip chip assemblies during assembly and thermal cycling
    Hanna, Carlton E.
    Michaelides, Stylianos
    Palaniappan, Prema
    Baldwin, Daniel F.
    Sitaraman, Suresh K.
    Proceedings - Electronic Components and Technology Conference, 1999, : 1001 - 1009
  • [4] Numerical and experimental study of the evolution of stresses in flip chip assemblies during assembly and thermal cycling
    Hanna, CE
    Michaelides, S
    Palaniappan, P
    Baldwin, DF
    Sitaraman, SK
    49TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1999 PROCEEDINGS, 1999, : 1001 - 1009
  • [5] VIBRATION OF CURVED PLATE ASSEMBLIES SUBJECTED TO MEMBRANE STRESSES
    DAWE, DJ
    MORRIS, IR
    JOURNAL OF SOUND AND VIBRATION, 1982, 81 (02) : 229 - 237
  • [6] Interfacial thermal stresses in trilayer assemblies
    Ghorbani, HR
    Spelt, JK
    JOURNAL OF ELECTRONIC PACKAGING, 2005, 127 (03) : 314 - 323
  • [7] Thermal stresses in layered electronic assemblies
    Jiang, ZQ
    Huang, Y
    Chandra, A
    JOURNAL OF ELECTRONIC PACKAGING, 1997, 119 (02) : 127 - 132
  • [8] Thermal state of electronic assemblies equipped with an array of heaters and coolers (HACs) subjected to natural convection
    Purusothaman, A.
    Bairi, A.
    Murugesan, K.
    THERMAL SCIENCE AND ENGINEERING PROGRESS, 2019, 11 : 317 - 324
  • [9] FREQUENCY DEPENDENCE OF THE MAGNITUDE OF THERMAL STRESSES IN A FLAT PLATE SUBJECTED TO RAPID THERMAL CYCLING BY CONVECTIVE HEATING AND COOLING.
    Neguyen, T.D.
    Thomas Jr., J.R.
    Hasselman, D.P.H.
    1600, (10):