System-level metrics for hardware/software architectural mapping

被引:0
|
作者
Ferrandi, F [1 ]
Lanzi, P [1 ]
Sciuto, D [1 ]
Tanelli, M [1 ]
机构
[1] Politecn Milan, Dip Electtron & Informaz, I-20133 Milan, Italy
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The current trend in Embedded Systems (ES) design is moving towards the integration of increasingly complex applications on a single chip, while having to meet strict market demands which force to face always shortening design times. In general, the ideal design methodology shall support the exploration of the highest possible number of alternatives (in terms of HW-SW architectures) starting in the early design stages as this will prevent costly correction efforts in the deployment phase. The present paper will propose a new methodology for tackling the design exploration problem, with the aim of providing a solution in terms of optimal partitioning with respect of the overall system performance.
引用
收藏
页码:231 / 236
页数:6
相关论文
共 50 条
  • [1] Dive into system-level hardware/software codesign
    Park, D
    Subramanian, R
    ELECTRONIC DESIGN, 1998, 46 (15) : 96 - 98
  • [2] System-level middleware for embedded hardware and software communication
    Rincon, Fernando
    Barba, Jesus
    Moya, Francisco
    Villanueva, Felix J.
    Villa, David
    Dondo, Julio
    Carlos Lopez, Juan
    PROCEEDINGS OF THE FIFTH WORKSHOP ON INTELLIGENT SOLUTIONS IN EMBEDDED SYSTEMS, 2007, : 131 - 142
  • [3] System-level communication synthesis approach for hardware/software systems
    TIMA/INPG Lab, Grenoble, France
    Microprocessors Microsyst, 3 (149-157):
  • [4] Hardware and Software System-Level Simulator for Wireless Sensor Networks
    Navarro, D.
    Du, W.
    Mieyeville, F.
    Carrel, L.
    EUROSENSORS XXIV CONFERENCE, 2010, 5 : 228 - 231
  • [5] Hardware/software codesign tools present a system-level approach
    Tuck, B
    COMPUTER DESIGN, 1996, 35 (10): : 133 - 135
  • [6] A system-level communication synthesis approach for hardware/software systems
    BenIsmail, T
    Daveau, JM
    OBrien, K
    Jerraya, AA
    MICROPROCESSORS AND MICROSYSTEMS, 1996, 20 (03) : 149 - 157
  • [7] Architectures and Execution Models for Hardware/Software Compilation and Their System-Level Realization
    Lange, Holger
    Koch, Andreas
    IEEE TRANSACTIONS ON COMPUTERS, 2010, 59 (10) : 1363 - 1377
  • [8] Architectural-level metrics for software systems
    Zhao, JJ
    COMPUTER SCIENCE AND TECHNOLOGY IN NEW CENTURY, 2001, : 29 - 33
  • [9] An Architectural Model for System-Level Design
    Calvez, J.P.
    Peckol, J.K.
    INCOSE International Symposium, 1997, 7 (01): : 332 - 339
  • [10] SIERA - A UNIFIED FRAMEWORK FOR RAPID-PROTOTYPING OF SYSTEM-LEVEL HARDWARE AND SOFTWARE
    SRIVASTAVA, MB
    BRODERSEN, RW
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (06) : 676 - 693