DeepHiR : Improving High-radix Router Throughput with Deep Hybrid Memory Buffer Microarchitecture

被引:4
|
作者
Li, Cunlu [1 ]
Dong, Dezun [1 ]
Liao, Xiang-Ke [1 ]
Kim, John [2 ]
Kim, Changhyun [2 ]
机构
[1] Natl Univ Def Technol, Coll Comp, Changsha, Peoples R China
[2] Korea Adv Inst Sci & Technol, Sch Elect Engn, Daejeon, South Korea
基金
新加坡国家研究基金会;
关键词
ARCHITECTURE; INTERCONNECT; CACHE;
D O I
10.1145/3330345.3330381
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Hierarchical high-radix router microarchitecture consisting of small SRAM-based intermediate buffers have been used in large-scale supercomputers interconnection networks. While hierarchical organization enables efficient scaling to higher switch port count, it requires intermediate buffers that can cause performance bottleneck. Shallow intermediate buffers can cause head-of-line blocking and result in backpressure towards the input buffers to reduce overall performance. Increasing intermediate buffer size overcomes this problem but is infeasible since the amount of intermediate buffer is proportional to O(p(2)) where p is the router radix. Adopting new memory technology with higher density can increase intermediate buffer size but is not practical in decentralized, small-size intermediate buffers. In this work, we propose to organise the decentralized intermediate buffers as centralized buffers and leverage alternate memory technology to increase the buffer capacity for high-radix routers. In particular, we exploit Spin-Torque Transfer Magnetic RAM (STT-MRAM) to provide high-density and increase intermediate buffer depths while providing near-zero leakage power. STT-MRAM does result in significant overhead with larger amount of write/read ports that is necessary to support speedup. To overcome this cost, we propose DeepHiR, a novel deep hybrid buffer organization (STT-MRAM and SRAM) combined with a centralized buffer organization to provide high performance with minimal cost.
引用
收藏
页码:403 / 413
页数:11
相关论文
共 27 条
  • [1] Hybrid Memory Buffer Microarchitecture for High-Radix Routers
    Li, Cunlu
    Dong, Dezun
    Liao, Xiangke
    Kim, John
    IEEE TRANSACTIONS ON COMPUTERS, 2022, 71 (11) : 2888 - 2902
  • [2] Microarchitecture of a high-radix router
    Kim, J
    Dally, WJ
    Towles, B
    Gupta, AK
    32ND INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2005, : 420 - 431
  • [3] A FAST AND FAIR SHARED BUFFER FOR HIGH-RADIX ROUTER
    Zhang, Heying
    Wang, Kefei
    Zhang, Jianmin
    Wu, Nan
    Dai, Yi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (01)
  • [4] Scalable High-Radix Router Microarchitecture Using a Network Switch Organization
    Ahn, Jung Ho
    Son, Young Hoon
    Kim, John
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2013, 10 (03)
  • [5] A Scalable and Resilient Microarchitecture Based on Multiport Binding for High-radix Router Design
    Dai, Yi
    Wang, Kefei
    Qu, Gang
    Xiao, Liquan
    Dong, Dezun
    Qi, Xingyun
    2017 31ST IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM (IPDPS), 2017, : 429 - 438
  • [6] Network within a Network Approach to Create a Scalable High-Radix Router Microarchitecture
    Ahn, Jung Ho
    Choo, Sungwoo
    Kim, John
    2012 IEEE 18TH INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2012, : 455 - 466
  • [7] Achieving High Throughput in High-Radix Switch
    Fang, Ming
    Chen, Songqiao
    Wang, Kefei
    TRUSTCOM 2011: 2011 INTERNATIONAL JOINT CONFERENCE OF IEEE TRUSTCOM-11/IEEE ICESS-11/FCST-11, 2011, : 1452 - 1456
  • [8] MBL: A Multi-Stage Bufferless High-radix Router
    Yang, Wenxiang
    Dong, Dezun
    Zhao, Jingyue
    Li, Cunlu
    2016 IEEE INTERNATIONAL CONFERENCE ON CLUSTER COMPUTING (CLUSTER), 2016, : 532 - 533
  • [9] Optimal Design of High-Radix Router's Switching Fabrics Based on Tile
    Wu, Xian-Wen
    Mo, An-Hua
    Xiao, Li-Quan
    EDUCATION MANAGEMENT, EDUCATION THEORY AND EDUCATION APPLICATION, 2011, 109 : 389 - +
  • [10] Centralized Buffer Router: A Low Latency, Low Power Router for High Radix NOCs
    Hassan, Syed Minhaj
    Yalamanchili, Sudhakar
    2013 SEVENTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS 2013), 2013,