High-level synthesis of power-optimized and area-optimized circuits from hierarchical data-flow intensive behaviors

被引:7
|
作者
Lakshminarayana, G [1 ]
Jha, NK
机构
[1] NEC Corp Ltd, CCRL, Princeton, NJ 08540 USA
[2] Princeton Univ, Princeton, NJ 08544 USA
关键词
behavioral synthesis; concurrent error detection; fault security; fault-tolerant microarchitectures;
D O I
10.1109/43.748157
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a technique for synthesizing power- as well as area-optimized circuits from hierarchical data flow graphs under throughput constraints, We allow for the use of complex register-transfer level (RTL) modules, such as fast Fourier transforms (FFT's) and filters, as building blocks for the RTL circuit, in addition to simple RTL modules such as adders and multipliers, Unlike past techniques in the area, we also customize the complex RTL modules to match the environment in which they find themselves. We present a fast and efficient algorithm for mapping multiple behaviors onto the same RTL module during the course of synthesis, thus allowing our synthesis system to explore previously unexplored regions of the design space. These techniques are at the core of an iterative improvement based approach which can accept temporary degradation in solution quality in its quest for a globally optimal solution. The moves in our iterative improvement procedure explore optimizations along different dimensions such as functional unit selection, resource allocation, resource sharing, resource splitting, and selection and resynthesis of complex RTL modules. These interrelated optimizations are dynamically traded off with each other during the course of synthesis, thus exploiting the benefits that arise from their interaction. The synthesis framework also tackles other related high-level synthesis tasks such as scheduling, clock selection, and V-dd selection. Experimental results demonstrate that our algorithm produces circuits whose area and power consumption are comparable to or better than those produced using flattened synthesis, within much shorter CPU times, The efficacy of our algorithm in the power-optimization mode is illustrated by the fact that it produces circuits that consume upto 6.7 times less power than area-optimized circuits working at 5 V.
引用
收藏
页码:265 / 281
页数:17
相关论文
共 29 条
  • [1] High-level synthesis of power-optimized and area-optimized circuits from hierarchical data-flow intensive behaviors
    NEC CCRL, Princeton, United States
    IEEE Trans Comput Aided Des Integr Circuits Syst, 3 (265-281):
  • [2] Synthesis of power-optimized and area-optimized circuits from hierarchical behavioral descriptions
    Lakshminarayana, G
    Jha, NK
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 439 - 444
  • [3] An area-optimized solution to introduce redundant arithmetic in high-level synthesis
    Peyran, O
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 81 - 84
  • [4] Low-power high-level data-flow synthesis
    Wang, Guanjun
    Zhou, Tao
    2006 INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND SECURITY, PTS 1 AND 2, PROCEEDINGS, 2006, : 976 - 979
  • [5] Power- and Area-Optimized High-Level Synthesis Implementation of a Digital Down Converter for Software-Defined Radio Applications
    Prateek Sikka
    Abhijit R. Asati
    Chandra Shekhar
    Circuits, Systems, and Signal Processing, 2021, 40 : 2883 - 2894
  • [6] Power- and Area-Optimized High-Level Synthesis Implementation of a Digital Down Converter for Software-Defined Radio Applications
    Sikka, Prateek
    Asati, Abhijit R.
    Shekhar, Chandra
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (06) : 2883 - 2894
  • [7] IMPACT: A high-level synthesis system for low power control flow intensive circuits
    Khouri, KS
    Lakshminarayana, G
    Jha, NK
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 848 - 854
  • [8] High-level synthesis of low-power control-flow intensive circuits
    Khouri, KS
    Lakshminarayana, G
    Jha, NK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (12) : 1715 - 1729
  • [9] High-level synthesis assisted, low-latency, area- and power-optimized FPGA implementation of MUSIC algorithm for direction-of-arrival estimation
    Sikka, Prateek
    SUSTAINABLE ENERGY TECHNOLOGIES AND ASSESSMENTS, 2023, 57
  • [10] A Symbolic Methodology for Formal Verification of High-level Data-Flow Synthesis
    Yang, Zhi
    Lv, Chao
    Ma, Guangsheng
    Shao, Jingbo
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2345 - +