Degradation Analysis of Chaotic Systems and their Digital Implementation in Embedded Systems

被引:5
|
作者
Mendez-Ramirez, Rodrigo [1 ]
Arellano-Delgado, Adrian [2 ]
Murillo-Escobar, Miguel [1 ]
Cruz-Hernandez, Cesar [1 ]
机构
[1] BC CICESE, Sci Res & Adv Studies Ctr Ensenada, Ensenada 22080, Baja California, Mexico
[2] Autonomous Baja California Univ, UABC, CONACYT, Engn Architecture & Design Fac, Ensenada, Baja California, Mexico
关键词
TIME; REALIZATION; SYNCHRONIZATION; GENERATOR; EXPONENTS;
D O I
10.1155/2019/9863982
中图分类号
O1 [数学];
学科分类号
0701 ; 070101 ;
摘要
Digital implementation of chaotic systems (CSs) has attracted increasing attention from researchers due to several applications in engineering, e.g., in areas as cryptography and autonomous mobile robots, where the properties of chaotic systems are strongly related. The CSs in the continuous version (CV) need to be discretized where chaotic degradation must be analyzed to guarantee preservation of chaos. In this paper, we present a degradation analysis of five three-dimensional CSs and the necessary conditions to implement the discretized versions (DVs) of Lorenz, Rossler, Chen, Liu and Chen, and Mendez-Arellano-Cruz-Martinez (MACM) CSs. Analytical and numerical analyses of chaos degradation are conducted by using the time series method; the maximum discrete step size and the Lyapunov Exponents (LEs) are computed by using the Euler, Heun, and fourth-order Runge-Kutta (RK4) numerical algorithms (NAs). We conducted comparative studies of performance based on time complexity of the five proposed CSs in their DVs by using four embedded systems (ESs) based on three families of Microchip microcontrollers 8-bit PIC16F, 16-bit dsPIC33FJ, and 32-bit PIC32MZ (of low-cost electronic implementation) and a Field Programmable Gate Array (FPGA). Based on the results, the intervals at control parameters to guarantee chaos are proposed, which improves the performance characteristics of the five proposed CSs in their DVs based on digital applications.
引用
收藏
页数:22
相关论文
共 50 条
  • [1] The Comparison, Analysis and Circuit Implementation of the Chaotic Systems
    Yan, Shaohui
    Wang, Qiyu
    Sun, Xi
    Wang, Ertong
    Song, Zhenlong
    Shi, Wanlin
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (09)
  • [2] A novel method to improve the dynamical degradation of digital chaotic systems
    Xia, Xiang
    Zheng, Jun
    [J]. 2018 3RD INTERNATIONAL CONFERENCE ON MECHANICAL, CONTROL AND COMPUTER ENGINEERING (ICMCCE), 2018, : 379 - 384
  • [3] Design and implementation of the Sprott chaotic secure digital communication systems
    Hou, Yi-You
    Chen, Hsin-Chieh
    Chang, Jen-Fuh
    Yan, Jun-Juh
    Liao, Teh-Lu
    [J]. APPLIED MATHEMATICS AND COMPUTATION, 2012, 218 (24) : 11799 - 11805
  • [4] Analysis and Implementation of Raptor Codes on Embedded Systems
    Mladenov, T.
    Kim, K.
    Nooshabadi, S.
    Dassatti, A.
    [J]. 53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 45 - 48
  • [5] Analysis of embedded systems based on digital technology
    Jia, Liu
    [J]. PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCED ICT, (ICAICTE 2014), 2014, : 274 - 278
  • [6] Design and implementation of digital secure communication based on synchronized chaotic systems
    Lin, Jui-Sheng
    Huang, Cheng-Fang
    Liao, Teh-Lu
    Yan, Jun-Juh
    [J]. DIGITAL SIGNAL PROCESSING, 2010, 20 (01) : 229 - 237
  • [7] A Review of the Digital Implementation of Continuous-Time Fractional-Order Chaotic Systems Using FPGAs and Embedded Hardware
    Clemente-Lopez, Daniel
    Munoz-Pacheco, Jesus M.
    de Jesus Rangel-Magdaleno, Jose
    [J]. ARCHIVES OF COMPUTATIONAL METHODS IN ENGINEERING, 2023, 30 (02) : 951 - 983
  • [8] A Review of the Digital Implementation of Continuous-Time Fractional-Order Chaotic Systems Using FPGAs and Embedded Hardware
    Daniel Clemente-López
    Jesus M. Munoz-Pacheco
    Jose de Jesus Rangel-Magdaleno
    [J]. Archives of Computational Methods in Engineering, 2023, 30 : 951 - 983
  • [9] A chaotic encryption scheme for real-time embedded systems: design and implementation
    Amit Pande
    Joseph Zambreno
    [J]. Telecommunication Systems, 2013, 52 : 551 - 561
  • [10] A chaotic encryption scheme for real-time embedded systems: design and implementation
    Pande, Amit
    Zambreno, Joseph
    [J]. TELECOMMUNICATION SYSTEMS, 2013, 52 (02) : 551 - 561