Improving high-level and gate-level testing with FATE: A functional automatic test pattern generator traversing unstabilised extended FSM

被引:4
|
作者
Di Guglielmo, G. [1 ]
Fummi, F. [1 ]
Marconcini, C. [1 ]
Pravadelli, G. [1 ]
机构
[1] Univ Verona, Dipartimento Informat, I-37134 Verona, Italy
来源
关键词
Electronic equipment testing;
D O I
10.1049/iet-cdt:20060139
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A functional automatic test pattern generator (ATPG) that explores the design under test (DUT) state space by exploiting an easy-to-traverse extended finite state machine (FSM) model has been described. The ATPG engine relies on learning, backjumping and constraint logic programming to deterministically generate test vectors for traversing all transitions of the extended FSM. Testing of hard-to-detect faults is thus improved. The generated test sequences are very effective in detecting both high-level faults and gate-level stuck-at faults. Thus, the reuse of test sequences generated by the proposed ATPG allows also to improve the stuck-at fault coverage and to reduce the execution time of commercial gate-level ATPGs.
引用
收藏
页码:187 / 196
页数:10
相关论文
共 4 条
  • [1] Fast sequential circuit test generation using high-level and gate-level techniques
    Rudnick, EM
    Vietti, R
    Ellis, A
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 570 - 576
  • [2] Guided Gate-level ATPG for Sequential Circuits using a High-level Test Generation Approach
    Alizadeh, Bijan
    Fujita, Masahiro
    [J]. 2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 420 - 425
  • [3] High-level synthesis techniques for functional test pattern execution
    Hong, IK
    Kirovski, D
    Kornegay, K
    Potkonjak, M
    [J]. INTEGRATION-THE VLSI JOURNAL, 1998, 25 (02) : 161 - 180
  • [4] Synthesis of High-Level Decision Diagrams for Functional Test Pattern Generation
    Ubar, Raimund
    Raik, Jaan
    Karputkin, Anton
    Tombak, Mati
    [J]. MIXDES 2009: PROCEEDINGS OF THE 16TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, : 519 - +