A parallel face detection system implemented on FPGA

被引:5
|
作者
Farrugia, Nicolas [1 ]
Mamalet, Franck [1 ]
Roux, Seastien [1 ]
Yang, Fan [2 ]
Paindavoine, Michel [2 ]
机构
[1] France Telecom R&D, 28 Chemin Vieux Chene, F-38243 Meylan, France
[2] Univ Bourgogne, Lab LE2I, F-21000 Dijon, France
关键词
D O I
10.1109/ISCAS.2007.378647
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, we introduce a methodology for designing a system for face detection and its implementation on FPGA. The chosen face detection method is the well-known Convolutional Face Finder (CFF) algorithm, which consists in a pipeline of convolutions and subsampling operations. Our goal is to define a parallel architecture able to process efficiently this algorithm. We present a dataflow based Architecture Algorithm Adequation (AAA) methodology implemented using the SynDEx software, in order to find the best compromise between the processing power and functionality requirement of each processor element (PE), and the efficiency of algorithm parallelization. We describe a first implementation of a PE on a Virtex 4 FPGA using the DSP48 dedicated blocks. This PE is able to run at a maximum frequency of 352 MHz and occupies only 2% of a Virtex 4 SX35 device.
引用
收藏
页码:3704 / +
页数:2
相关论文
共 50 条
  • [1] Fast and Robust Face Detection on a Parallel Optimized Architecture Implemented on FPGA
    Farrugia, Nicolas
    Mamalet, Franck
    Roux, Sebastein
    Yang, Fan
    Paindavoine, Michel
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2009, 19 (04) : 597 - 602
  • [2] An FPGA-Implemented Parallel System of Face Recognition, for Digital Forensics Applications
    Pantopoulou, Maria
    Sklavos, Nicolas
    [J]. 2020 IEEE 10TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE-BERLIN), 2020,
  • [3] A Face Detection System Implemented on FPGA based on RCT Colour Segmentation
    Arya, Dipankar Narendra
    Sivanji, K. L. V.
    Reddy, Raghunadha
    Sivanantham, S.
    Sivasankaran, K.
    [J]. PROCEEDINGS OF 2016 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2016,
  • [4] A Real-time Multi-face Detection System Implemented on FPGA
    Wang, Nai-Jian
    Chang, Sheng-Chieh
    Chou, Pei-Jung
    [J]. IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2012), 2012,
  • [5] Face Detection System Using FPGA
    Rana, Saumyarup
    Deepu, M. Prasanna
    Sivanantham, S.
    Sivasankaran, K.
    [J]. PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,
  • [6] Automatic detection of electrocardiographic arrhythmias by parallel continuous neural networks implemented in FPGA
    Mariel Alfaro-Ponce
    Isaac Chairez
    Ralph Etienne-Cummings
    [J]. Neural Computing and Applications, 2019, 31 : 363 - 375
  • [7] Automatic detection of electrocardiographic arrhythmias by parallel continuous neural networks implemented in FPGA
    Alfaro-Ponce, Mariel
    Chairez, Isaac
    Etienne-Cummings, Ralph
    [J]. NEURAL COMPUTING & APPLICATIONS, 2019, 31 (02): : 363 - 375
  • [8] Hardware Acceleration of a Face Detection System on FPGA
    Dharan, S. Vidya
    Khalil-Hani, Mohamed
    Shaikh-Husin, Nasir
    [J]. 2015 IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED), 2015, : 283 - 288
  • [9] Implementation of Face Detection System Based on ZYNQ FPGA
    Feng, Jing
    Zheng, Busheng
    Xiao, Hao
    [J]. PROCEEDINGS OF THE 2016 6TH INTERNATIONAL CONFERENCE ON MECHATRONICS, COMPUTER AND EDUCATION INFORMATIONIZATION (MCEI 2016), 2016, 130 : 1362 - 1367
  • [10] Performance of Parallel Prefix Adders implemented with FPGA technology
    Vitoroulis, Konstantinos
    Al-Khalili, Asim. J.
    [J]. 2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS, 2007, : 73 - 76