Demonstration of a Single-Flux-Quantum Microprocessor Operating With Josephson-CMOS Hybrid Memory

被引:12
|
作者
Hironaka, Yuki [1 ]
Yamanashi, Yuki [1 ]
Yoshikawa, Nobuyuki [1 ]
机构
[1] Yokohama Natl Univ, Dept Elect & Comp Engn, Yokohama, Kanagawa 2408501, Japan
关键词
Microprocessors; Sorting; Clocks; Josephson junctions; Power demand; Standards; Digital circuits; Josephson-CMOS hybrid memory; memory; microprocessor; rapid single-flux-quantum (RSFQ) logic; superconducting integrated circuit; JUNCTION TECHNOLOGY;
D O I
10.1109/TASC.2020.2994208
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have been developing Josephson-CMOS hybrid memory to realize large-scale single-flux-quantum (SFQ) digital systems. In this article, we present the first demonstration of a Josephson-cryo complementary-metal-oxide-semicoductor (CMOS) memory hybrid system composed of an SFQ microprocessor and cryo-CMOS memory. We designed a single-instruction SFQ microprocessor whose data memory is implemented using Josephson-CMOS hybrid memory with a 16 x 4-b accessible address space. The Josephson and CMOS circuits were fabricated using the AIST Nb standard process and the Rohm 180-nm process, respectively. Low-frequency tests confirmed the correct operation of the single instruction SUBNEG (subtract and branch if negative), which verifies the read and write operations of data between the SFQ microprocessor and the hybrid memory. We also demonstrate the operation of an integer sorting program, which is composed of 16 SUBNEG instructions.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Access time measurements of Josephson-CMOS hybrid memory using single-flux-quantum circuits
    Yoshikawa, N
    Tokuda, M
    Tomida, T
    Kojima, H
    Fujiwara, K
    Liu, Q
    Van Duzer, T
    [J]. SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2006, 19 (05): : S350 - S353
  • [2] Design and Implementation of a Single Flux Quantum Logic-Based Memory Controller for Josephson-CMOS Hybrid Memory Systems
    Demirhan, Seda
    Bozbey, Ali
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2020, 30 (07)
  • [3] Josephson-CMOS Hybrid Memory With Nanocryotrons
    Tanaka, Masamitsu
    Suzuki, Masato
    Konno, Gen
    Ito, Yuki
    Fujimaki, Akira
    Yoshikawa, Nobuyuki
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2017, 27 (04)
  • [4] Hybrid Josephson-CMOS memory: a solution for the Josephson memory problem
    Van Duzer, T
    Feng, YJ
    Meng, XF
    Whiteley, SR
    Yoshikawa, N
    [J]. SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2002, 15 (12): : 1669 - 1674
  • [5] Demonstration of a single-flux-quantum microprocessor using passive transmission lines
    Tanaka, M
    Kondo, T
    Nakajima, N
    Kawamoto, T
    Yamanashi, Y
    Kamiya, Y
    Akimoto, A
    Fujimaki, A
    Hayakawa, H
    Yoshikawa, N
    Terai, H
    Hashimoto, Y
    Yorozu, S
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2005, 15 (02) : 400 - 404
  • [6] HYBRID JOSEPHSON-CMOS FIFO
    FELDMAN, AR
    VANDUZER, T
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1995, 5 (02) : 2648 - 2651
  • [7] INVESTIGATIONS FOR A JOSEPHSON COMPUTER MAIN MEMORY WITH SINGLE-FLUX-QUANTUM CELLS
    GUERET, P
    MOSER, A
    WOLF, P
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1980, 24 (02) : 155 - 166
  • [8] Hybrid Josephson-CMOS FIFO
    Univ of California at Berkeley, Berkeley, United States
    [J]. IEEE Trans Appl Supercond, 2 pt 3 (2648-2651):
  • [9] A single-flux-quantum logic prototype microprocessor
    Tanaka, M
    Matsuzaki, F
    Kondo, T
    Nakajima, N
    Yamanashi, Y
    Fujimaki, A
    Hayakawa, H
    Yoshikawa, N
    Terai, H
    Yorozu, S
    [J]. 2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 298 - 299
  • [10] Hybrid Josephson-CMOS Memory in Advanced Technologies and Larger Sizes
    Liu, Q.
    Van Duzer, T.
    Fujiwara, K.
    Yoshikawa, N.
    [J]. 7TH EUROPEAN CONFERENCE ON APPLIED SUPERCONDUCTIVITY (EUCAS'05), 2006, 43 : 1171 - 1174