A Varactor-Based All-Digital Multi-Phase PLL with Random-Sampling Spur Suppression Techniques

被引:2
|
作者
Chang, Chia-Wen [1 ]
Lo, Kai-Yu [1 ]
Ibrahim, Hossameldin A. [1 ]
Su, Ming-Chiuan [1 ]
Chu, Yuan-Hua [2 ]
Jou, Shyh-Jye [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
[2] Ind Technol Res Inst ITRI, Informat & Commun Res Labs ICL, Biomed & Ind IC Technol Div, Hsinchu, Taiwan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2016年 / E99C卷 / 04期
关键词
all-digital phase-locked loop; digitally controlled oscillator; low voltage; spur suppression; low jitter; low spur; FREQUENCY-SYNTHESIZER; OSCILLATOR;
D O I
10.1587/transele.E99.C.481
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a varactor-based all-digital phase-locked loop (ADPLL) with a multi-phase digitally controlled oscillator (DCO) for near-threshold voltage operation. In addition, a new all-digital reference spur suppression (RSS) circuit with multiple phases random-sampling techniques to effectively spread the reference clock frequency is proposed to randomize the synchronized DCO register behavior and reduce the reference spur. Because the equivalent reference clock frequency is reserved, the loop behavior is maintained. The area of the proposed spur suppression circuit is only 4.9% of the ADPLL (0.038 mm(2)). To work reliably at the near-threshold region, a multi-phase DCO with NMOS varactors is presented to acquire precise frequency resolution and high linearity. In the near-threshold region (V-DD = 0.52 V), the ADPLL only dissipates 269.9 mu W at 100 MHz output frequency. It has a reference spur of -52.2 dBc at 100 MHz output clock frequency when the spur suppression circuit is deactivated. When the spur suppression circuit is activated, the ADPLL shows a reference spur of 57.3 dBc with the period jitter of 0.217% UI.
引用
收藏
页码:481 / 490
页数:10
相关论文
共 23 条
  • [1] Fractional Spur Suppression in All-Digital Phase-Locked Loops
    Chen, Peng
    Huang, XiongChuan
    Staszewski, Robert Bogdan
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2565 - 2568
  • [2] A 3 GHz Fractional All-Digital PLL With a 1.8 MHz Bandwidth Implementing Spur Reduction Techniques
    Temporiti, Enrico
    Weltin-Wu, Colin
    Baldi, Daniele
    Tonietto, Riccardo
    Svelto, Francesco
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (03) : 824 - 834
  • [3] A Low-Power All-Digital PLL Architecture Based on Phase Prediction
    Zhuang, Jingcheng
    Staszewski, Robert Bogdan
    [J]. 2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 797 - 800
  • [4] All-digital PLL using bulk-controlled varactor and pulse-based digitally controlled oscillator
    Hong-Yi Huang
    Jen-Chieh Liu
    [J]. Analog Integrated Circuits and Signal Processing, 2011, 68 : 245 - 255
  • [5] All-digital PLL using bulk-controlled varactor and pulse-based digitally controlled oscillator
    Huang, Hong-Yi
    Liu, Jen-Chieh
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 68 (03) : 245 - 255
  • [6] A Distributed Oscillator Based All-Digital PLL With a 32-Phase Embedded Phase-to-Digital Converter
    Takinami, Koji
    Strandberg, Richard
    Liang, Paul C. P.
    de Mercey, Gregoire Le Grand
    Wong, Tony
    Hassibi, Mahnaz
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (11) : 2650 - 2660
  • [7] A Low Power All-Digital PLL With-40dBc In-Band Fractional Spur Suppression for NB-IoT Applications
    Yan, Na
    Ma, Lei
    Xu, Yongxin
    Chen, Sizheng
    Liu, Xusong
    Xiang, Junhui
    Min, Hao
    [J]. IEEE ACCESS, 2019, 7 : 7897 - 7904
  • [8] A 0.6-V 1.6-GHz 8-phase all digital PLL using multi-phase based TDC
    Tu, Yo-Hao
    Liu, Jen-Chieh
    Cheng, Kuo-Hsing
    Huang, Hong-Yi
    Hu, Chang-Chien
    [J]. IEICE ELECTRONICS EXPRESS, 2016, 13 (02):
  • [9] Algorithms Based on All-Digital Phase-Locked Loop for Fast-locking and spur Free
    Xu, Wei
    Li, Wei
    [J]. PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [10] A 0.8∼1.3 GHz multi-phase injection-locked PLL using capacitive coupled multi-ring oscillator with reference spur suppression
    Wang, Ruixin
    Dai, Fa Foster
    [J]. Proceedings of the Custom Integrated Circuits Conference, 2017, 2017-April