共 23 条
- [1] Fractional Spur Suppression in All-Digital Phase-Locked Loops [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2565 - 2568
- [3] A Low-Power All-Digital PLL Architecture Based on Phase Prediction [J]. 2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 797 - 800
- [4] All-digital PLL using bulk-controlled varactor and pulse-based digitally controlled oscillator [J]. Analog Integrated Circuits and Signal Processing, 2011, 68 : 245 - 255
- [7] A Low Power All-Digital PLL With-40dBc In-Band Fractional Spur Suppression for NB-IoT Applications [J]. IEEE ACCESS, 2019, 7 : 7897 - 7904
- [8] A 0.6-V 1.6-GHz 8-phase all digital PLL using multi-phase based TDC [J]. IEICE ELECTRONICS EXPRESS, 2016, 13 (02):
- [9] Algorithms Based on All-Digital Phase-Locked Loop for Fast-locking and spur Free [J]. PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
- [10] A 0.8∼1.3 GHz multi-phase injection-locked PLL using capacitive coupled multi-ring oscillator with reference spur suppression [J]. Proceedings of the Custom Integrated Circuits Conference, 2017, 2017-April