Gate modeling of metal-insulator-semiconductor devices based on ultra-thin atomic-layer deposited TiO2

被引:5
|
作者
Uribe-Vargas, Hector [1 ]
Molina-Reyes, Joel [1 ]
Romero-Moran, Alejandra [1 ]
Ortega, Eduardo [2 ]
Ponce, Arturo [1 ,2 ]
机构
[1] Natl Inst Astrophys Opt & Elect, Elect Dept, Luis Enrique Erro 1, Puebla 72840, Mexico
[2] Univ Texas San Antonio, Dept Phys & Astron, One UTSA Circle, San Antonio, TX 78249 USA
关键词
ELECTRICAL-PROPERTIES; TITANIUM; DIOXIDE; RUTILE; FILM;
D O I
10.1007/s10854-018-9240-8
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Metal-insulator-semiconductor devices having different oxide thicknesses (10, 6, 4 and 2 nm) were fabricated using atomic-layer deposited ultra-thin amorphous TiO2 as gate dielectric. From Ig-Vg measurements it was determined that the main conduction mechanism is Schottky emission for all thicknesses and even after passivation of the semiconductor-insulator interface using SiOx. Furthermore, the Schottky barrier height (I broken vertical bar(B)) increases when the oxide thickness decreases; this was further corroborated using semi empirical models and SILVACO simulations having excellent agreement. From this analysis, important physical parameters like barrier height (I broken vertical bar(B)), effective mass (m*) and optical dielectric constant (epsilon (r) ) were extracted, and could be used to effectively understand the performance and reliability of these devices. From the extraction of physical parameters associated to the conduction mechanism, a correlation between materials' properties with device performance could be obtained (higher barrier height (I broken vertical bar(B)) would result in a decrease in leakage current). Also, the high reproducibility enables enhanced performance and therefore, better reliability predictions for electron devices based on these oxides.
引用
收藏
页码:15761 / 15769
页数:9
相关论文
共 50 条
  • [1] Gate modeling of metal–insulator–semiconductor devices based on ultra-thin atomic-layer deposited TiO2
    Hector Uribe-Vargas
    Joel Molina-Reyes
    Alejandra Romero-Morán
    Eduardo Ortega
    Arturo Ponce
    Journal of Materials Science: Materials in Electronics, 2018, 29 : 15761 - 15769
  • [2] Parameter extraction of gate tunneling current in metal-insulator-semiconductor capacitors based on ultra-thin atomic-layer deposited Al2O3
    Uribe-Vargas, Hector
    Molina-Reyes, Joel
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2018, 29 (18) : 15496 - 15501
  • [3] Accurate modeling of gate tunneling currents in Metal-Insulator-Semiconductor capacitors based on ultra-thin atomic-layer deposited Al2O3 and post-metallization annealing
    Molina-Reyes, Joel
    Uribe-Vargas, Hector
    Torres-Torres, Reydezel
    Mani-Gonzalez, P. G.
    Herrera-Gomez, A.
    THIN SOLID FILMS, 2017, 638 : 48 - 56
  • [4] Parameter extraction of gate tunneling current in metal–insulator–semiconductor capacitors based on ultra-thin atomic-layer deposited Al2O3
    Hector Uribe-Vargas
    Joel Molina-Reyes
    Journal of Materials Science: Materials in Electronics, 2018, 29 : 15496 - 15501
  • [5] On the calculation of gate tunneling currents in ultra-thin metal-insulator-semiconductor capacitors
    Magnus, W
    Schoenmaker, W
    MICROELECTRONICS RELIABILITY, 2001, 41 (01) : 31 - 35
  • [6] Electrical characterization of PMMA:TiO2 gate dielectric for metal-insulator-semiconductor devices
    Ismail, L. N.
    Sauqi, M. N. A.
    Habibah, Z.
    Herman, S. H.
    Asiah, M. N.
    Rusop, M.
    2013 IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED 2013), 2013, : 407 - 410
  • [7] High performance GaAs metal-insulator-semiconductor devices using TiO2 as insulator layer
    Sonmezoglu, Savas
    Akin, Seckin
    CURRENT APPLIED PHYSICS, 2012, 12 (05) : 1372 - 1377
  • [8] Capacitance analysis for a metal-insulator-semiconductor structure with an ultra-thin oxide layer
    Fu, Y
    Willander, M
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2003, 76 (01): : 27 - 31
  • [9] The role of ultra-thin SiO2 layers in metal-insulator-semiconductor (MIS) photoelectrochemical devices
    Esposito, Daniel V.
    LOW-DIMENSIONAL MATERIALS AND DEVICES, 2015, 9553
  • [10] The role of ZrN capping layer deposited on ultra-thin high-k Zr-doped yttrium oxide for metal-gate metal-insulator-semiconductor applications
    Juan, Pi-Chun
    Mong, Fan-Chen
    Huang, Jen-Hung
    JOURNAL OF APPLIED PHYSICS, 2013, 114 (08)