Economizing TSV Resources in 3-D Network-on-Chip Design

被引:16
|
作者
Wang, Ying [1 ,2 ]
Han, Yin-He [1 ,2 ]
Zhang, Lei [1 ,2 ]
Fu, Bin-Zhang [1 ,2 ]
Liu, Cheng [1 ,2 ]
Li, Hua-Wei [1 ,2 ]
Li, Xiaowei [1 ,2 ]
机构
[1] Chinese Acad Sci, SKL Comp Architecture, ICT, Beijing 100190, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100190, Peoples R China
基金
中国国家自然科学基金;
关键词
3-D integration; multicore; network-on-chip (NoC); through-silicon via (TSV); ROUTER; ICS;
D O I
10.1109/TVLSI.2014.2311835
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The confluence of 3-D integration and network-on-chip (NoC) provides an effective solution to the scalability problem of on-chip interconnects. In 3-D integration, through-silicon via (TSV) is considered to be the most promising bonding technology. However, TSVs are also precious link resources because they consume significant chip area and possibly lead to routing congestion in the physical design stage. In addition, TSVs suffer from serious yield losses that shrink the effective TSV density. Thus, it is necessary to implement a TSV-economical 3-D NoC architecture in cost-effective design. For symmetric 3-D mesh NoCs, we observe that the TSVs bandwidth utilization is low and they rarely become the contention spots in networks as planar links. Based on this observation, we propose the TSV sharing (TS) scheme to save TSVs in 3-D NoC by enabling neighboring routers to share the vertical channels in a time division multiplexing way. We also investigate different TS implementation alternatives and show how TS improves TSV-effectiveness (TE) in multicore processors through a design space exploration. In experiments, we comprehensively evaluate TSs influence on all layers of system. It is shown that the proposed method significantly promotes TE with negligible performance overhead.
引用
收藏
页码:493 / 506
页数:14
相关论文
共 50 条
  • [1] Network-on-Chip Design Guidelines for Monolithic 3-D Integration
    Akgun, Itir
    Stow, Dylan
    Xie, Yuan
    [J]. IEEE MICRO, 2019, 39 (06) : 46 - 53
  • [2] Deflection Routing in 3D Network-on-Chip with TSV Serialization
    Lee, Jinho
    Lee, Dongwoo
    Kim, Sunwook
    Choi, Kiyoung
    [J]. 2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 29 - 34
  • [3] Scalability of Network-on-Chip Communication Architecture for 3-D Meshes
    Weldezion, Awet Yemane
    Grange, Matt
    Pamunuwa, Dinesh
    Lu, Zhonghai
    Jantsch, Axel
    Weerasekera, Roshan
    Tenhunen, Hannu
    [J]. 2009 3RD ACM/IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, 2009, : 114 - +
  • [4] Floorplanning Driven Network-on-Chip Synthesis for 3-D SoCs
    Zhong, Wei
    Chen, Song
    Ma, Fei
    Yoshimura, Takeshi
    Goto, Satoshi
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1203 - 1206
  • [5] TSV-to-TSV Inductive Coupling-Aware Coding Scheme for 3D Network-on-Chip
    Eghbal, Ashlcan
    Yaghini, Pooria M.
    Yazdi, Siavash S.
    Bagherzadeh, Nader
    [J]. PROCEEDINGS OF THE 2014 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2014, : 92 - 97
  • [6] Fault-Tolerant 3-D Network-on-Chip Design using Dynamic Link Sharing
    Rezaei, Seyyed Hossein Seyyedaghaei
    Modarressi, Mehdi
    Aminabadi, Reza Yazdani
    Daneshtalab, Masoud
    [J]. PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1195 - 1200
  • [7] Thermal Aware Design for Through-Silicon Via (TSV) based 3D Network-on-Chip (NoC) Architectures
    Pasupulety, Ujjwal
    Halavar, Bheemappa
    Talawar, Basavaraj
    [J]. PROCEEDINGS OF THE 2018 8TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED 2018), 2018, : 236 - 240
  • [8] 3-D Mesh-Based Optical Network-on-Chip for Multiprocessor System-on-Chip
    Ye, Yaoyao
    Xu, Jiang
    Huang, Baihan
    Wu, Xiaowen
    Zhang, Wei
    Wang, Xuan
    Nikdast, Mahdi
    Wang, Zhehui
    Liu, Weichen
    Wang, Zhe
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) : 584 - 596
  • [9] Analytical Fault Tolerance Assessment and Metrics for TSV-Based 3D Network-on-Chip
    Eghbal, Ashkan
    Yaghini, Pooria M.
    Bagherzadeh, Nader
    Khayambashi, Misagh
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (12) : 3591 - 3604
  • [10] Virtualizing network-on-chip resources in chip-multiprocessors
    Trivino, Francisco
    Sanchez, Jose L.
    Alfaro, Francisco J.
    Flich, Jose
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2011, 35 (02) : 230 - 245