Logic synthesis and technology mapping of MUX-based FPGAs for high performance and low power

被引:0
|
作者
Marik, M
Pal, A
机构
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The problem of logic synthesis and technology mapping for Actel-1 MUX-based FPGAs in the context of low power applications has been addressed in this paper. Decomposed BDD representation, which helps to deal with large Boolean functions, has been used in the technology independent as well as technology mapping phases of the proposed synthesis approach. To minimize area, delay and power dissipation of the realized circuits, several novel optimization techniques have been adopted in both the phases. Efficacy of the proposed approach has been demonstrated with the help of experimental results on a large number of ISCAS benchmark circuits.
引用
收藏
页码:D419 / D422
页数:4
相关论文
共 50 条
  • [1] ACTion:: Combining logic synthesis and technology mapping for MUX-based FPGAs
    Günther, W
    Drechsler, R
    JOURNAL OF SYSTEMS ARCHITECTURE, 2000, 46 (14) : 1321 - 1334
  • [2] Energy-aware logic synthesis and technology mapping for MUX-based FPGAs
    Marik, M
    Pal, A
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 73 - 78
  • [3] ACTion:: Combining logic synthesis and technology mapping for MUX based FPGAs
    Günther, W
    Drechsler, R
    PROCEEDINGS OF THE 26TH EUROMICRO CONFERENCE, VOLS I AND II, 2000, : 130 - 137
  • [4] Technology mapping for low power in logic synthesis
    Tiwari, V
    Ashar, P
    Malik, S
    INTEGRATION-THE VLSI JOURNAL, 1996, 20 (03) : 243 - 268
  • [5] High performance and low power synthesis approach for ACTEL based FPGAs
    Malik, Maitrali
    Pal, Ajit
    TENCON 2005 - 2005 IEEE REGION 10 CONFERENCE, VOLS 1-5, 2006, : 2698 - 2703
  • [6] A mux-based high-performance single-cycle CMOS comparator
    Lam, Hing-Mo
    Tsui, Chi-Ying
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (07) : 591 - 595
  • [7] A 2.4 GHz ultra-low power low-IF receiver and MUX-based transmitter for WPAN applications
    Chen Jingjing
    Liu Weiyang
    Liu Xiaodong
    Zhang Zhao
    Liu Liyuan
    Wang Haiyong
    Wu Nanjian
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (06)
  • [8] Secured Dual-Rail-Precharge Mux-Based (DPMUX) Symmetric-Logic for Low Voltage Applications
    Zabib, David Zooker
    Levi, Itamar
    Fish, Alexander
    Keren, Osnat
    2017 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2017,
  • [9] Performance driven optimization for MUX based FPGAs
    Günther, W
    Drechsler, R
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 311 - 316
  • [10] Design of LTPS TFT Current Mode Multiplexer and MUX-based Logic Gates
    Jeong, Ju Young
    Hong, Moon-Pyo
    JOURNAL OF INFORMATION DISPLAY, 2008, 9 (03) : 1 - 7