Digital integrator design using Simpson rule and fractional delay filter

被引:29
|
作者
Tseng, CC [1 ]
机构
[1] Natl Kaohsiung First Univ Sci & Technol, Dept Comp & Commun Engn, Kaohsiung, Taiwan
来源
关键词
D O I
10.1049/ip-vis:20045208
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The IIR digital integrator is designed by using the Simpson integration rule and fractional delay filter. To improve the design accuracy of a conventional Simpson IIR integrator at high frequency, the sampling interval is reduced from T to 0.5T. As a result, a fractional delay filter needed to be designed in the proposed Simpson integrator. However, this problem can be solved easily by applying well-documented design techniques of the FIR and all-pass fractional delay filters. Several design examples are illustrated to demonstrate the effectiveness of the proposed method.
引用
收藏
页码:79 / 85
页数:7
相关论文
共 50 条
  • [1] Digital integrator design using recursive Romberg integration rule and fractional sample delay
    Tseng, C. C.
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2726 - 2729
  • [2] Digital IIR integrator design using recursive Romberg integration rule and fractional sample delay
    Tseng, Chien-Cheng
    Lee, Su-Ling
    [J]. SIGNAL PROCESSING, 2008, 88 (09) : 2222 - 2233
  • [3] Digital IIR integrator design using Richardson extrapolation and fractional delay
    Tseng, Chien-Cheng
    Lee, Su-Ling
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (08) : 2300 - 2309
  • [4] Digital differentiator design using fractional sample delay filter
    Tseng, CC
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 3717 - 3720
  • [5] Novel Design of Fractional Delay Filter using Lattice Wave Digital Filter
    Barsainya, Richa
    Rawat, Tarun Kumar
    Bansal, Shivani
    Majhi, Arnesh
    [J]. PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
  • [6] Digital differentiator design using fractional delay filter and limit computation
    Tseng, CC
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (10) : 2248 - 2259
  • [7] IIR variable fractional delay digital filter design
    Kwan, Hon Keung
    Jiang, Aimin
    Zhao, Hui
    [J]. TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 2018 - +
  • [8] A NEW VARIABLE DIGITAL FILTER DESIGN BASED ON FRACTIONAL DELAY
    Darak, S. J.
    Vinod, A. P.
    Lai, E. M-K
    [J]. 2011 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, 2011, : 1629 - 1632
  • [9] Design of digital Feller fractional order integrator
    Tseng, Chien-Cheng
    Lee, Su-Ling
    [J]. SIGNAL PROCESSING, 2014, 102 : 16 - 31
  • [10] Joint Equalization and Fractional Delay Filter Design for Wideband Digital Beamforming
    Yao, Yuan
    Huang, Xiaohui
    Wu, Guangxin
    Wei, Kunpeng
    [J]. 2015 IEEE INTERNATIONAL RADAR CONFERENCE (RADARCON), 2015, : 823 - 827