Design and Measurement of 500-MS/s ΣΔ Modulator with Half-Delayed Return-to-Zero Feedback DAC

被引:0
|
作者
Cho, Young-Kyun [1 ]
Jung, Jae Ho [1 ]
Lee, Kwang Chun [1 ]
机构
[1] Elect & Telecommun Res Inst, Mobile RF Res Team, Adv Mobile Commun Res Dept, Taejon 305606, South Korea
关键词
Continuous-time Sigma Delta modulator; half-delayed returnto-zero (HRZ); feed-forward topology; feedback DAC; ADC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A second-order continuous-time (CT) low-pass EA modulator using a single feedback digital-to-analog converter (DAC) is presented. To reduce the feedback DACs by one, we introduce half-delayed return-to-zero (HRZ) feedback signaling and feed-forward topology. The HRZ feedback scheme reduces power consumption and die area by removing a summing amplifier and DAC for the excess-loop delay compensation and the feed-forward topology saves additional power and area by replacing the feedback DAC with feed-forward path. The concept is implemented in a 500 MS/s CT EA modulator for 12-MHz signal bandwidth in a 130 nm CMOS process which occupies 0.19 mm2. The Measurements show that the modulator achieves spurious free dynamic range of 61.2 dB, signal-to-noise and distortion ratio of 52.5 dB, and dynamic range of 55 dB. The modulator consumes 9.96 mW at a 1.2 V supply.
引用
收藏
页码:273 / 276
页数:4
相关论文
共 5 条
  • [1] A current-mode continuous-time ΣΔ modulator with delayed return-to-zero feedback
    Aboushady, H
    Mendes, ED
    Dessouky, M
    Loumeau, P
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 360 - 363
  • [2] A Continuous-time Sigma-delta Modulator with Clock Jitter Tolerant Self-resetting Return-to-zero Feedback DAC
    Jeong, Donghyeok
    Noh, Jinho
    Lee, Jisoo
    Yoo, Changsik
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18 (04) : 468 - 474
  • [3] Robust design of a 500-MS/s 10-bit triple-channel current-steering DAC in 40 nm CMOS
    程龙
    朱瑜
    朱凯
    陈迟晓
    任俊彦
    Journal of Semiconductors, 2013, 34 (10) : 125 - 131
  • [4] Robust design of a 500-MS/s 10-bit triple-channel current-steering DAC in 40 nm CMOS
    程龙
    朱瑜
    朱凯
    陈迟晓
    任俊彦
    Journal of Semiconductors, 2013, (10) : 125 - 131
  • [5] Robust design of a 500-MS/s 10-bit triple-channel current-steering DAC in 40 nm CMOS
    Cheng Long
    Zhu Yu
    Zhu Kai
    Chen Chixiao
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (10)