Design and Measurement of 500-MS/s ΣΔ Modulator with Half-Delayed Return-to-Zero Feedback DAC
被引:0
|
作者:
Cho, Young-Kyun
论文数: 0引用数: 0
h-index: 0
机构:
Elect & Telecommun Res Inst, Mobile RF Res Team, Adv Mobile Commun Res Dept, Taejon 305606, South KoreaElect & Telecommun Res Inst, Mobile RF Res Team, Adv Mobile Commun Res Dept, Taejon 305606, South Korea
Cho, Young-Kyun
[1
]
Jung, Jae Ho
论文数: 0引用数: 0
h-index: 0
机构:
Elect & Telecommun Res Inst, Mobile RF Res Team, Adv Mobile Commun Res Dept, Taejon 305606, South KoreaElect & Telecommun Res Inst, Mobile RF Res Team, Adv Mobile Commun Res Dept, Taejon 305606, South Korea
Jung, Jae Ho
[1
]
Lee, Kwang Chun
论文数: 0引用数: 0
h-index: 0
机构:
Elect & Telecommun Res Inst, Mobile RF Res Team, Adv Mobile Commun Res Dept, Taejon 305606, South KoreaElect & Telecommun Res Inst, Mobile RF Res Team, Adv Mobile Commun Res Dept, Taejon 305606, South Korea
Lee, Kwang Chun
[1
]
机构:
[1] Elect & Telecommun Res Inst, Mobile RF Res Team, Adv Mobile Commun Res Dept, Taejon 305606, South Korea
A second-order continuous-time (CT) low-pass EA modulator using a single feedback digital-to-analog converter (DAC) is presented. To reduce the feedback DACs by one, we introduce half-delayed return-to-zero (HRZ) feedback signaling and feed-forward topology. The HRZ feedback scheme reduces power consumption and die area by removing a summing amplifier and DAC for the excess-loop delay compensation and the feed-forward topology saves additional power and area by replacing the feedback DAC with feed-forward path. The concept is implemented in a 500 MS/s CT EA modulator for 12-MHz signal bandwidth in a 130 nm CMOS process which occupies 0.19 mm2. The Measurements show that the modulator achieves spurious free dynamic range of 61.2 dB, signal-to-noise and distortion ratio of 52.5 dB, and dynamic range of 55 dB. The modulator consumes 9.96 mW at a 1.2 V supply.