High Speed Low-Power True Single-Phase Clock Divide-by-16/17 Dual-Modulus Prescaler Using 130nm CMOS Process With a VDD of 1.2V

被引:0
|
作者
Hemapradhap, N. [1 ]
Ajayan, J. [1 ]
机构
[1] Manakula Vinayagar Inst Technol, Dept Elect & Commun Engn, Pondicherry, India
关键词
CMOS; dual-modulus prescaler; frequency divider; low power design; TSPC logic;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this paper, the performance of a high speed CMOS TSPC divide-by-16/17 dual modulus prescaler is analyzed using 350nm, 250nm, 180nm and 130nm CMOS technologies. In this work, the supply voltage (V-DD) used for 350nm technology is 3.3V, the VDD used for 250nm is 2.5V and a 1.2V supply for both 180nm and 130nm technologies. The divide-by-16/17 dual modulus prescaler is constructed using TSPC D-Flip-Flops. The experimental result shows that, the CMOS TSPC divide-by-16/17 dual modulus prescaler implemented using 130nm CMOS technology with a supply voltage of 1.2V is capable of operating up to 6GHz frequency and power consumption is 1.4mW at the maximum operating frequency under 1.2V supply. The simulation result shows that CMOS TSPC divide-by-16/17 dual modulus prescaler implemented using 130nm CMOS process with 1.2V VDD reduces the power consumption by 40% compared to 180nm CMOS process with 1.6V V-DD.
引用
收藏
页数:6
相关论文
共 12 条
  • [1] A Novel Low-Power and High-Speed Dual-Modulus Prescaler Based on Extended True Single-Phase Clock Logic
    Jia, Song
    Wang, Ziyi
    Li, Zijin
    Wang, Yuan
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2751 - 2754
  • [2] High-Speed Low-Power True Single-Phase Clock Dual-Modulus Prescalers
    Chen, Wu-Hsin
    Jung, Byunghoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (03) : 144 - 148
  • [3] A low-power 17-GHz 256/257 dual-modulus prescaler fabricated in a 130-nm CMOS process
    Ding, Y
    Kenneth, KO
    2005 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2005, : 465 - 468
  • [4] High Speed Low Power True Single Phase Clock CMOS Divide by 2/3 Prescaler
    Ji, Xincun
    Yan, Xu
    Guo Fengqi
    Guo, Yufeng
    CONFERENCE PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON CIRCUITS, DEVICES AND SYSTEMS (ICCDS), 2017, : 80 - 83
  • [5] A 1.2 V Low-Power True Single-Phase Clock CMOS 2/3 Prescalers
    Tooprakai, Siraphop
    Tudsorn, Apirak
    2014 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE, ELECTRONICS AND ELECTRICAL ENGINEERING (ISEEE), VOLS 1-3, 2014, : 1690 - +
  • [6] A low-power high-speed true single-phase clock-based divide-by-2/3 prescaler
    Jiang, Wenjian
    Yu, Fengqi
    Huang, Qinjin
    IEICE ELECTRONICS EXPRESS, 2017, 14 (01): : 1 - 6
  • [7] A High-Speed Low-Power Divide-by-15/16 Dual Modulus Prescaler in 0.6 μm CMOS
    Yiwu Tang
    Adem Aktas
    Mohammed Ismail
    Steve Bibyk
    Analog Integrated Circuits and Signal Processing, 2001, 28 : 195 - 200
  • [8] A low-power high-speed true single phase clock divide-by-2/3 prescaler
    Wu, Jianhui
    Wang, Zixuan
    Ji, Xincun
    Huang, Cheng
    IEICE ELECTRONICS EXPRESS, 2013, 10 (02):
  • [9] A high-speed low-power divide-by-15/16 dual modulus prescaler in 0.6 μm CMOS
    Tang, YW
    Aktas, A
    Ismail, M
    Bibyk, S
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 28 (02) : 195 - 200
  • [10] A Low-Power High-Speed 32/33 Prescaler Based on Novel Divide-by-4/5 Unit with Improved True Single-Phase Clock Logic
    Jia, Song
    Yan, Shilin
    Wang, Yuan
    Zhang, Ganggang
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 890 - 893