CHIP-PACKAGE CO-DESIGN: EFFECT OF SUBSTRATE WARPAGE ON BEOL RELIABILITY

被引:0
|
作者
Raghavan, Sathyanarayanan [1 ]
Schmadlak, Ilko [2 ]
Leal, George [3 ]
Sitaraman, Suresh [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
[2] Freescale Semicond, Munich, Germany
[3] Freescale Semicond, Austin, TX USA
关键词
D O I
暂无
中图分类号
TH [机械、仪表工业];
学科分类号
0802 ;
摘要
Large-scale integration at lower cost has led to the usage of multi-layered organic substrates in flip-chip assemblies. However, the warpage of substrate plays an important role in the reliability of back-end-of-line (BEOL) stack on a chip. In this work, we study the effect of substrate layer configuration, and thus the warpage of the substrate at reflow temperature on BEOL reliability. A plane-strain flip-chip on substrate assembly model is utilized to study the die and solder stresses for different substrate layer configurations. Apart from studying the die stresses, fracture mechanics based approach is used to study the effect of substrate configuration on energy available for a crack present in back-end-of-line (BEOL) stack. In this paper, we describe the methodology to model the substrate with initial warpage at reflow temperature, characterize the effect of the initial warpage at reflow temperature on die stresses at room temperature and further use fracture mechanics based approach to predict the change in risk for a crack present in BEOL stack for different substrate warpage configurations at reflow temperature.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Chip-package co-design for high performance and reliability off-chip communications
    Shen, M
    Liu, J
    Zheng, LR
    Tenhunen, H
    PROCEEDINGS OF THE SIXTH IEEE CPMT CONFERENCE ON HIGH DENSITY MICROSYSTEM DESIGN AND PACKAGING AND COMPONENT FAILURE ANALYSIS (HDP'04), 2004, : 31 - 36
  • [2] Chip-package co-design of a 4.7 GHz VCO
    Donnay, S
    Vaesen, K
    Pieters, P
    Diels, W
    Wambacq, P
    de Raedt, W
    Beyne, E
    Engels, M
    ICM'99: ELEVENTH INTERNATIONAL CONFERENCE ON MICROELECTRONICS - PROCEEDINGS, 1999, : 145 - 148
  • [3] Chip-package co-design of a 4.7 GHz VCO
    Vaesen, K
    Donnay, S
    Pieters, P
    Carchon, G
    Diels, W
    Wambacq, P
    De Raedt, W
    Beyne, E
    Engels, M
    Bolsens, I
    2000 HD INTERNATIONAL CONFERENCE ON HIGH-DENSITY INTERCONNECT AND SYSTEMS PACKAGING, 2000, 4217 : 301 - 306
  • [4] System Aware Floorplanning for Chip-Package Co-design
    Pan, Tse-Han
    Franzon, Paul D.
    Srinivas, Vaishnav
    Nagarajan, Mahalingam
    Popovic, Darko
    2023 IEEE 32ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, EPEPS, 2023,
  • [5] Analysis of VCO jitter in chip-package co-design
    Parthasarathy, H
    Nayak, G
    Mukund, PR
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 181 - 184
  • [6] Routability-Driven Bump Assignment for Chip-Package Co-Design
    Chen, Meng-Ling
    Tsai, Tu-Hsiung
    Chen, Hung-Ming
    Chen, Shi-Hao
    2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 519 - 524
  • [7] Chip-package co-design of power distribution network for system-in-package applications
    Kim, GW
    Kam, DG
    Chung, DH
    Kim, JH
    6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 499 - 501
  • [8] Upper/Lower boundary estimation of package interconnect parasitics for chip-package co-design
    Song, Eunseok
    Lee, Heeseok
    Leet, Jungtae
    Jin, Woojin
    Choi, Kiwon
    Yang, Sa-Yoon
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 573 - +
  • [9] Characterisation, modelling and design of bond-wire interconnects for chip-package co-design
    Chandrasekhar, A
    Stoukatch, S
    Brebels, S
    Balachandran, J
    Beyne, E
    De Raedt, W
    Nauwelaers, B
    Poddar, A
    33RD EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, CONFERENCE PROCEEDINGS, 2003, : 301 - 304
  • [10] A Design Flow for Micro Bump and Stripe Planning on Modern Chip-Package Co-Design
    Huang, Ming-Yu
    Chen, Hung-Ming
    Chen, Kuan-Neng
    Wu, Shih-Hsien
    Lee, Yu-Min
    Su, An-Yu
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 2236 - 2241