From C4 to Micro-Bump: Adapting Lead Free Solder Electroplating Processes to Next-Gen Advanced Packaging Applications

被引:0
|
作者
Woertink, Julia [1 ]
Qin, Yi [1 ]
Prange, Jonathan [1 ]
Lopez-Montesinos, Pedro [1 ]
Lee, Inho [1 ]
Lee, Yil-Hak [1 ]
Imanari, Masaaki [1 ]
Dong, Jianwei [1 ]
Calvert, Jeffrey [1 ]
机构
[1] Dow Elect Mat, Marlborough, MA 01752 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
SnAg solder is the industry standard for lead-free wafer bumping. SnAg electroplating chemistry for C4 bumping must be capable of achieving tight performance standards over a wide range of applications: mushroom or in-via electroplating, a diverse range of die designs and pattern densities, and over a wide range of plating rates, including high speeds to enable higher throughput. Beyond C4 applications, SnAg electroplating chemistries must also deliver strong performance on emerging micro-bumping and Cu pillar capping applications, leading to new materials challenges and new demands on both the solder and copper electroplating chemistries. Electrodeposited SnAg solder and Cu pillar performance is controlled by the specially formulated additives used during the electroplating process, paired with optimized high purity, low-alpha emitting inorganic metal salts and acids. Selection of robust, versatile SnAg and Cu plating chemistries capable of operation at high plating rate is critical to achieving optimized high volume, high throughput, and cost effective manufacturing. Improper additive selection can lead to a number of defects, which can manifest after plating, after reflow, or during reliability testing. These defects include asplated defected or rough surface morphology, post-reflow macro-voiding, micro-voiding, bridging, and Ag3Sn plate formation, and poor height uniformity control across the die and wafer. These defects can lead to critical failures that lower yield and require wafer rework or wafer scrapping. To reduce the frequency of solder bumping, microbumping and Cu pillar capping defectivity, solder and Cu electroplating processes must be selected to enable wide process versatility and stability. In this paper, a wide range of bumping defects is introduced, root causes are discussed, and defect mitigation strategies are presented. Further, nextgeneration SnAg electroplating chemistries are presented that are designed to minimize solder defectivity and provide high performance, high yield, wide process windows, and high throughput options over a wide range of applications.
引用
收藏
页码:342 / 347
页数:6
相关论文
共 1 条
  • [1] Characterization of micro-bump C4 interconnects for Si-carrier SOP applications
    Wright, S. L.
    Polastre, R.
    Gan, H.
    Buchwalter, L. P.
    Horton, R.
    Andry, P. S.
    Sprogis, E.
    Patel, C.
    Tsang, C.
    Knickerbocker, J.
    Lloyd, J. R.
    Sharma, A.
    Sri-Jayantha, M. S.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 633 - +