Side-Channel-Attack Resistant Dual-Rail Asynchronous-Logic AES Accelerator Based on Standard Library Cells

被引:0
|
作者
Chong, Kwen-Siong [1 ]
Shreedhar, Aparna [1 ]
Lwin, Ne Kyaw Zwa [1 ]
Kyaw, Nay Aung [1 ]
Ho, Weng-Geng [1 ]
Wang, Chao [2 ]
Zhou, Jun [3 ]
Gwee, Bah-Hwee [1 ]
Chang, Joseph S. [1 ]
机构
[1] Nanyang Technol Univ, Singapore, Singapore
[2] Huazhong Univ Sci & Technol, Wuhan, Peoples R China
[3] Univ Elect Sci & Technol China, Chengdu, Peoples R China
基金
新加坡国家研究基金会;
关键词
Advanced Encryption Standard (AES); asynchronous-logic; side-channel-attack (SCA); dual-rail logic;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a side-channel-attack (SCA) resistant Advanced Encryption Standard (AES) accelerator by means of asynchronous-logic (async) based on the standard library cells. To mitigate SCA, we adopt the dual-rail logic, and propose a delayed completion tree (to introduce delay variations) and the data flow control (to halt reset operation at the last round). We further perform a comprehensive SCA evaluation (with 7 attacking/power models) by means of power simulations. To the best of our knowledge, such comprehensive SCA evaluation has never been reported for other async AES or its sub-block designs. Based on the basis of 5k power simulations, we show that our proposed async AES accelerator are unbreakable. Our proposed async AES accelerator occupies 420 mu mx420 mu m @ 65nm CMOS and dissipates 2nJ/encryption @ 1.2V.
引用
收藏
页数:6
相关论文
共 28 条
  • [1] Dual-Hiding Side-Channel-Attack Resistant FPGA-Based Asynchronous-Logic AES: Design, Countermeasures and Evaluation
    Chong, Kwen-Siong
    Ng, Jun-Sheng
    Chen, Juncheng
    Lwin, Ne Kyaw Zwa
    Kyaw, Nay Aung
    Ho, Weng-Geng
    Chang, Joseph
    Gwee, Bah-Hwee
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2021, 11 (02) : 343 - 356
  • [2] An Asynchronous-Logic Masked Advanced Encryption Standard (AES) Accelerator and its Side-Channel Attack Evaluations
    Ng, Jun-Sheng
    Chen, Juncheng
    Kyaw, Nay Aung
    Lwin, Ne Kyaw Zwa
    Chong, Kwen-Siong
    Chang, Joseph
    Gwee, Bah-Hwee
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2256 - 2260
  • [3] A Highly Secure FPGA-Based Dual-Hiding Asynchronous-Logic AES Accelerator Against Side-Channel Attacks
    Ng, Jun-Sheng
    Chen, Juncheng
    Chong, Kwen-Siong
    Chang, Joseph S.
    Gwee, Bah-Hwee
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (09) : 1144 - 1157
  • [4] Improved Asynchronous-Logic Dual-Rail Sense Amplifier-Based Pass Transistor Logic with High Speed and Low Power Operation
    Ho, Weng-Geng
    Chong, Kwen-Siong
    Gwee, Bah-Hwee
    Chang, Joseph S.
    Sun, Yin
    Chang, Kok-Leong
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1936 - 1939
  • [5] Dual-rail random switching logic: A countermeasure to reduce side channel leakage
    Chen, Zhimin
    Zhou, Yujie
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2006, PROCEEDINGS, 2006, 4249 : 242 - 254
  • [6] A Self-Tuned Thermal Compensation System for Reducing Process Variation Influence in Side-Channel Attack Resistant Dual-Rail Logic
    He, Wei
    Stottinger, Marc
    de la Torre, Eduardo
    Diaz, Veronica
    2015 CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2015,
  • [7] Design and Evaluation of Side Channel Attack Resistant Asynchronous AES Round Function
    Kotipalli, Siva Pavan Kumar
    Kim, KyungKi
    Kim, Yong-Bin
    Choi, Minsu
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 410 - 413
  • [8] Dual-Rail Precharge Logic-Based Side-Channel Countermeasure for DNN Systolic Array
    Wu, Le
    Wu, Liji
    Zhang, Xiangmin
    Chinbat, Munkhbaatar
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (09) : 1740 - 1743
  • [9] A Standard Cell-Based Leakage Power Analysis Attack Countermeasure Using Symmetric Dual-Rail Logic
    朱念好
    周玉洁
    刘红明
    Journal of Shanghai Jiaotong University(Science), 2014, 19 (02) : 169 - 172
  • [10] A standard cell-based leakage power analysis attack countermeasure using symmetric dual-rail logic
    Zhu N.-H.
    Zhou Y.-J.
    Liu H.-M.
    Journal of Shanghai Jiaotong University (Science), 1600, Shanghai Jiaotong University (19): : 169 - 172