Hardware Architecture for FPGA Implementation of a Neural Network and its Application in Images Processing

被引:4
|
作者
Leiner, Barba J.
Lorena, Vargas Q.
Cesar, Torres M.
Lorenzo, Mattos V.
机构
关键词
D O I
10.1109/CERMA.2008.32
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work describes a hardware architecture implementation of an associative memory neural network (AMNN) using reconfigurable hardware devices such as FPGA (Field Programmable Gates Arrays) and its applications in image pattern recognition systems. An associative memory is a content-addressable structure that maps specific input representations to specific output representations. It is a system that "associates" two patterns (X, Y) such that when one is encountered, the other can be recalled. In the design, learning and recognizing algorithms for the neural network are implemented by using VHSIC Hardware Description Language. FPGA is used for implementation because they can reduce development time greatly, ease of fast reprogramming, low price, flexible architecture and permitting fast and non expensive implementation of the whole system. The architecture was evaluated as image recognizing system. Likewise, it was necessary to implement and acquisition stage.
引用
收藏
页码:405 / 410
页数:6
相关论文
共 50 条
  • [1] Hardware architecture for FPGA implemetation of neural network and its application in images processing
    Leiner, Barba J.
    Lorena, Vargas Q.
    Cesar, Torres M.
    Lorenzo, Mattos V.
    [J]. 2008 4TH SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2008, : 209 - 212
  • [2] A networked FPGA-based hardware implementation of a neural network application
    Restrepo, HF
    Hoffmann, R
    Perez-Uribe, A
    Teuscher, C
    Sanchez, E
    [J]. 2000 IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2000, : 337 - 338
  • [3] Hardware Implementation of RBF Neural Network on FPGA Coprocessor
    Yang, Zhi-gang
    Qian, Jun-lei
    [J]. INFORMATION COMPUTING AND APPLICATIONS, PT 1, 2010, 105 : 415 - 422
  • [4] An Efficient Digital Architecture for Principal Component Neural Network and its FPGA Implementation
    Sudha, N.
    Prasanna, Ch Siva Sai
    Kamakoti, V.
    [J]. IETE JOURNAL OF RESEARCH, 2007, 53 (05) : 425 - 431
  • [5] A digital neural network FPGA direct hardware implementation algorithm
    Dinu, Andrei
    Cirstea, Marcian
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, PROCEEDINGS, VOLS 1-8, 2007, : 2307 - +
  • [6] Hardware implementation of CMAC neural network using FPGA approach
    Chung, Chao-Ming
    Lin, Chih-Min
    Chiang, Ching-Tsan
    Yeung, Daniel S.
    [J]. PROCEEDINGS OF 2007 INTERNATIONAL CONFERENCE ON MACHINE LEARNING AND CYBERNETICS, VOLS 1-7, 2007, : 2005 - +
  • [7] Hardware implementation of the simplified digital spiking neural network on FPGA
    Lee, Kyungpil
    Kim, Youngmin
    [J]. IEIE Transactions on Smart Processing and Computing, 2019, 8 (05): : 405 - 414
  • [8] Hardware implementation of neural network with. expansiuble and reconfigurable architecture
    Yun, SB
    Kim, YJ
    Dong, SS
    Lee, CH
    [J]. ICONIP'02: PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON NEURAL INFORMATION PROCESSING: COMPUTATIONAL INTELLIGENCE FOR THE E-AGE, 2002, : 970 - 975
  • [9] Hardware implementation of a neural network controller with an MCU and an FPGA for nonlinear systems
    Kim, Sung-Su
    Jung, Seul
    [J]. INTERNATIONAL JOURNAL OF CONTROL AUTOMATION AND SYSTEMS, 2006, 4 (05) : 567 - 574
  • [10] Hardware implementation of a real time neural network controller with a DSP and an FPGA
    Kim, SS
    Jung, S
    [J]. 2004 IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND AUTOMATION, VOLS 1- 5, PROCEEDINGS, 2004, : 4639 - 4644