Measurement and analysis of thermal stresses in 3D integrated structures containing through-silicon-vias

被引:86
|
作者
Jiang, Tengfei [1 ]
Ryu, Suk-Kyu [2 ]
Zhao, Qiu [1 ]
Im, Jay [1 ]
Huang, Rui [2 ]
Ho, Paul S. [1 ]
机构
[1] Univ Texas Austin, Microelect Res Ctr, Austin, TX 78712 USA
[2] Univ Texas Austin, Dept Aerosp Engn & Engn Mech, Austin, TX 78712 USA
关键词
GRAIN-GROWTH; THIN-FILMS; EVOLUTION; RAMAN;
D O I
10.1016/j.microrel.2012.05.008
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional (3-D) integration with through-silicon-vias (TSVs) has emerged as an effective approach to overcome the wiring limit beyond the 32 nm technology node. Due to the mismatch of thermal expansion between the via material and Si, thermal stresses ubiquitously exist in the integrated 3-D structures. The thermal stresses can be significant to raise serious reliability issues, such as TSV extrusion and mobility degradation of logic devices. To understand the characteristics of the thermal stresses in TSVs, experimental measurements and numerical analysis are presented in this work. A precision wafer curvature technique was used together with micro-Raman spectroscopy to form a complementary approach to characterize the deformation and stresses in the TSV structures. The microstructures of the Cu vias were analyzed to provide insights to the deformation mechanisms. Guided by the experimental observations, finite element analysis was performed to analyze the thermal stresses taking into account the elastic anisotropy of Si and the plasticity of Cu. It was found that plastic deformation is localized within the Cu vias near the via/Si interface and may play an important role in TSV extrusion. Finally, the effect of thermal stresses on carrier mobility was investigated to evaluate the keep-out zone (KOZ) for logic devices near the TSVs. (C) 2012 Elsevier Ltd. All rights reserved.
引用
收藏
页码:53 / 62
页数:10
相关论文
共 50 条
  • [1] Measurement and Analysis of Thermal Stresses in 3-D Integrated Structures Containing Through-Silicon-Vias
    Jiang, Tengfei
    Ryu, Suk-Kyu
    Zhao, Qiu
    Im, Jay
    Son, Ho-Young
    Byun, Kwang-Yoo
    Huang, Rui
    Ho, Paul S.
    2012 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2012,
  • [2] Electrical Characterization of 3D Through-Silicon-Vias
    Liu, F.
    Gu, X.
    Jenkins, K. A.
    Cartier, E. A.
    Liu, Y.
    Song, P.
    Koester, S. J.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1100 - 1105
  • [3] Thermal reliability analysis and optimization of polymer insulating through-silicon-vias (TSVs) for 3D integration
    Zhong ShunAn
    Wang ShiWei
    Chen QianWen
    Ding YingTao
    SCIENCE CHINA-TECHNOLOGICAL SCIENCES, 2014, 57 (01) : 128 - 135
  • [4] On the Futility of Thermal Through-Silicon-Vias
    Chou, Chung-Han
    Tsai, Nien-Yu
    Yu, Hao
    Shi, Yiyu
    Chien, Jui-Hung
    Chang, Shih-Chieh
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [5] Thermal reliability analysis and optimization of polymer insulating through-silicon-vias (TSVs) for 3D integration
    ShunAn Zhong
    ShiWei Wang
    QianWen Chen
    YingTao Ding
    Science China Technological Sciences, 2014, 57 : 128 - 135
  • [6] Thermal reliability analysis and optimization of polymer insulating through-silicon-vias(TSVs) for 3D integration
    ZHONG ShunAn
    WANG ShiWei
    CHEN QianWen
    DING YingTao
    Science China(Technological Sciences), 2014, (01) : 128 - 135
  • [7] Thermal reliability analysis and optimization of polymer insulating through-silicon-vias(TSVs) for 3D integration
    ZHONG ShunAn
    WANG ShiWei
    CHEN QianWen
    DING YingTao
    Science China(Technological Sciences), 2014, 57 (01) : 128 - 135
  • [8] Effect of External Factors on Copper Filling in 3D Integrated Through-Silicon-Vias (TSVs)
    Zhang, Yazhou
    Ding, Guifu
    Wang, Hong
    Cheng, Ping
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2015, 162 (09) : D427 - D434
  • [9] On the Futility of Thermal Through-Silicon-Vias
    Chou, Chung-Han
    Tsai, Nien-Yu
    Yu, Hao
    Shi, Yiyu
    Chien, Jui-Hung
    Chang, Shih-Chieh
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [10] Thermal Stress Characteristics and Reliability Impact on 3-D ICs Containing Through-Silicon-Vias
    Jiang, Tengfei
    Ryu, Suk-Kyu
    Zhao, Qiu
    Im, Jay
    Son, Ho-Young
    Byun, Kwang-Yoo
    Huang, Rui
    Ho, Paul S.
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 244 - 246