A Variability-Aware Robust Design Space Exploration Methodology for On-Chip Multiprocessors Subject to Application-Specific Constraints

被引:1
|
作者
Palermo, Gianluca [1 ]
Silvano, Cristina [1 ]
Zaccaria, Vittorio [1 ]
机构
[1] Politecn Milan, Milan, Italy
关键词
Design; Performance; Design space exploration; performance estimation; multiprocessors multiobjective optimization; design of experiments; response surface modeling; PARAMETER VARIATIONS; PERFORMANCE; OPTIMIZATION; IMPACT; POWER; YIELD; DIE;
D O I
10.1145/2220336.2220341
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Manufacturing process variation is dramatically becoming one of the most important challenges related to power and performance optimization for sub-90nm CMOS technologies. Process variability impacts the optimization of the target system metrics, that is, performance and energy consumption by introducing fluctuations and unpredictability. Besides, it impacts the parametric yield of the chip with respect to application level constraints by reducing the number of devices working within normal operating conditions. The impact of variability on systems with stringent application-specific requirements (such as portable multimedia and critical embedded systems) is much greater than on general-purpose systems given the emphasis on predictability and reduced operating margins. In this market segment, failing to address such a problem within the early design stages of the chip may lead to missing market deadlines and suffering greater economic losses. In the context of a design space exploration framework for supporting the platform-based design approach, we address the problem of robustness with respect to manufacturing process variations. First, we apply Response Surface Modeling (RSM) techniques to enable an efficient evaluation of the statistical measures of execution time and energy consumption for each system configuration. Then, we apply a robust design space exploration framework to afford the problem of the impact of manufacturing process variations onto the system-level metrics and consequently onto the application-level constraints. We finally provide a comparison of our design space exploration technique with conventional approaches on two different case studies.
引用
收藏
页数:28
相关论文
共 31 条
  • [1] An efficient design space exploration methodology for on-chip multiprocessors subject to application-specific constraints
    Palermo, Gianluca
    Silvano, Cristina
    Zaccaria, Vittorio
    2008 SYMPOSIUM ON APPLICATION SPECIFIC PROCESSORS, 2008, : 75 - 82
  • [2] Variability-Aware Robust Design Space Exploration of Chip Multiprocessor Architectures
    Palermo, Gianluca
    Silvano, Cristina
    Zaccaria, Vittorio
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 323 - 328
  • [3] An application-specific design methodology for on-chip crossbar generation
    Murali, Srinivasan
    Benini, Luca
    De Micheli, Giovanni
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (07) : 1283 - 1296
  • [4] A design methodology for efficient application-specific on-chip interconnects
    Ho, WH
    Pinkston, TM
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2006, 17 (02) : 174 - 190
  • [5] Variability-Aware Design Space Exploration Of Embedded Memories
    Ganapathy, Shrikanth
    Karakonstantis, Georgios
    Canal, Ramon
    Burg, Andreas Peter
    2014 IEEE 28TH CONVENTION OF ELECTRICAL & ELECTRONICS ENGINEERS IN ISRAEL (IEEEI), 2014,
  • [6] A Variability-Aware Robust Design Methodology for Integrated Circuits by Geometric Programming
    Zhang, Yi
    Zhou, Junlong
    Chen, Li
    Sun, Jin
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (05)
  • [7] Design automation for application-specific on-chip interconnects: A survey
    Cilardo, Alessandro
    Fusella, Edoardo
    INTEGRATION-THE VLSI JOURNAL, 2016, 52 : 102 - 121
  • [8] Variability-aware architecture level optimization techniques for robust nanoscale chip design
    Mohanty, Saraju P.
    Gomathisankaran, Mahadevan
    Kougianos, Elias
    COMPUTERS & ELECTRICAL ENGINEERING, 2014, 40 (01) : 168 - 193
  • [9] Application-specific Network-on-Chip Design Space Exploration Framework for Neuromorphic Processor
    Kang, Ziyang
    Wang, Shiying
    Wang, Lei
    Li, Shiming
    Qu, Lianhua
    Shi, Wei
    Gong, Rui
    Xu, Weixia
    17TH ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS 2020 (CF 2020), 2020, : 71 - 80
  • [10] Design Space Exploration of Sparsity-Aware Application-Specific Spiking Neural Network Accelerators
    Aliyev, Ilkin
    Svoboda, Kama
    Adegbija, Tosiron
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2023, 13 (04) : 1062 - 1072