A 0.0 2-m2 Fully-Integ ated Low-Power Phase-Locked Based on Passive Dual-Path Loop Filter

被引:0
|
作者
Li, Fangbo [1 ]
Ding, Li [1 ]
Jin, Jing [1 ]
机构
[1] Shanghai Jiao Tong Univ, Sch Microelect, CARFIC, Shanghai 200240, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a for r-power and area-efficient PEL-based frequency synthesizer. The area-saving technique is based on dual-path loop filter which involves no additional active components overhead and inductor-less ring voltage-controlled oscillator (VCO). In addition, digitally controlled duty cycle corrector (DCC) and locked detector (LLB) both utilized to calibrate the duty cycle of output signals are introduced. To verify the feasibility of the proposed technique, a integer-N PLL is built in standard 180-nrn CMOS technology, which can cover a wide range of frequency from 0.2 GHz to 2 GHz with average RMS jitter of 0.98 ps. It consumes 3.7 mA from 1.8-V power supply at 2 GHz output frequency and occupies an active area of only 0.032-mm(2).
引用
下载
收藏
页码:962 / 964
页数:3
相关论文
共 10 条
  • [1] An area-saving dual-path loop filter for low-voltage integrated phase-locked loops
    Pan Jie
    Yang Haigang
    Yang Liwu
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (10)
  • [2] An area-saving dual-path loop filter for low-voltage integrated phase-locked loops
    潘杰
    杨海钢
    杨立吾
    Journal of Semiconductors, 2009, (10) : 115 - 120
  • [3] A 5 GHz fully-integrated low-power phase-locked loop using 0.18-m CMOS technology
    Tsai, Jeng-Han
    Huang, Chuan-Jung
    Hsieh, Tse-Yi
    Huang, Shao-Wei
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2016, 58 (07) : 1534 - 1537
  • [4] A 224-448 MHz low-power fully integrated phase-locked loop using 0.18-μm CMOS process
    Tsai, Jeng-Han
    Lin, Chia-Lung
    Kuo, Yin-Ting
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2017, 59 (07) : 1750 - 1755
  • [5] MEASURING TECHNIQUE FOR CALCULATING THE PARAMETERS OF A 2ND-ORDER PHASE-LOCKED LOOP WITH PASSIVE FILTER
    MOHR, W
    AEU-ARCHIV FUR ELEKTRONIK UND UBERTRAGUNGSTECHNIK-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 1989, 43 (04): : 231 - 234
  • [6] A Low-Noise and Low-Power Frequency Synthesizer Using Offset Phase-Locked Loop in 0.13-μm CMOS
    Park, PyoungWon
    Park, Dongmin
    Cho, SeongHwan
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2010, 20 (01) : 52 - 54
  • [7] A 0.5-v 1.9-GHz low-power phase-locked loop in 0.18-μm CMOS
    Hsieh, Hsieh-Hung
    Lu, Chung-Ting
    Lu, Liang-Hung
    2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 164 - 165
  • [8] An X-Band 9.75/10.6 GHz Low-Power Phase-Locked Loop using 0.18-μm CMOS Technology
    Tsai, Jeng-Han
    Hsu, Chin-Yi
    Chao, Chia-Hsiang
    2015 10TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2015, : 238 - 241
  • [9] Modeling of Reference Injection based Low-Power All-Digital Phase-Locked Loop for Bluetooth Low-Energy Applications in LabVIEW
    Rehman, Muhammad Riaz Ur
    Ahmad, Nabeel
    Ali, Hnran
    Oh, Seong-Jin
    Hejaz, Arash
    Lee, Kang-Yoon
    15TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD 2018), 2018, : 281 - 283
  • [10] A low power 4.3GHz phase-locked loop with advanced dual-mode tuning technique including I/Q-signal generation in 0.12μm standard CMOS
    Konstanwig, G
    Springer, A
    Weigel, R
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 288 - 291