共 10 条
- [5] MEASURING TECHNIQUE FOR CALCULATING THE PARAMETERS OF A 2ND-ORDER PHASE-LOCKED LOOP WITH PASSIVE FILTER AEU-ARCHIV FUR ELEKTRONIK UND UBERTRAGUNGSTECHNIK-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 1989, 43 (04): : 231 - 234
- [7] A 0.5-v 1.9-GHz low-power phase-locked loop in 0.18-μm CMOS 2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 164 - 165
- [8] An X-Band 9.75/10.6 GHz Low-Power Phase-Locked Loop using 0.18-μm CMOS Technology 2015 10TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2015, : 238 - 241
- [9] Modeling of Reference Injection based Low-Power All-Digital Phase-Locked Loop for Bluetooth Low-Energy Applications in LabVIEW 15TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD 2018), 2018, : 281 - 283
- [10] A low power 4.3GHz phase-locked loop with advanced dual-mode tuning technique including I/Q-signal generation in 0.12μm standard CMOS PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 288 - 291