Configurable Input-Output Power Pad for Wafer-Scale Microelectronic Systems

被引:4
|
作者
Laflamme-Mayer, Nicolas [1 ]
Andre, Walder [2 ]
Valorge, Olivier [1 ]
Blaquiere, Yves [3 ]
Sawan, Mohamad [1 ,4 ]
机构
[1] Ecole Polytech, Dept Elect Engn, Montreal, PQ H3T 1J4, Canada
[2] Gest TechnoCap Inc, DreamWafer Div, Montreal, PQ H4A 3M2, Canada
[3] Univ Quebec, Dept Comp Sci, Montreal, PQ H2Y 0A3, Canada
[4] Ecole Polytech, Polystim Lab, Montreal, PQ H3T 1J4, Canada
关键词
CMOS technology; configurable voltage reference; low-drop out regulator; prototyping platform; wafer-scale system; waferIC; LOW-DROPOUT REGULATOR; BANDGAP REFERENCE;
D O I
10.1109/TVLSI.2012.2223247
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We describe, in this paper, a new digital input-output power configurable PAD (CPAD) for a wafer-scale-based rapid prototyping platform for electronic systems. This wafer-scale platform includes a reconfigurable wafer-scale circuit that can interconnect any digital components manually deposited on its active alignment-insensitive surface. The whole platform is powered using a massive grid of embedded voltage regulators. Power is fed from the bottom side of the wafer using through silicon vias. The CPAD can be configured to provide CMOS standard voltages of 1.0, 1.5, 1.8, 2.0, 2.5, and 3.3 V using a single 3.3 V power supply. The digital I/O includes transistors sharing and is embedded within the regulation circuit by combining it with a turbo mode that insures high-speed operation. Fast load regulation is achieved with a 5.5-ns response time to a current step load for a maximum current of 110 mA per CPAD. The proposed circuit architecture benefits from a hierarchical arborescence topology where one master stage drives 16 CPADs with a very small quiescent current of 366 nA. The CPAD circuit and the master stage occupy a small area of 0.00847 and 0.00726 mm(2), respectively, in CMOS 0.18-mu m technology.
引用
收藏
页码:2024 / 2033
页数:10
相关论文
共 50 条
  • [1] A Configurable Multi-Rail Power and I/O Pad Applied to Wafer-Scale Systems
    Laflamme-Mayer, Nicolas
    Blaquiere, Yves
    Savaria, Yvon
    Sawan, Mohamad
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (11) : 3135 - 3144
  • [2] INPUT-OUTPUT PAD PLACEMENT PROBLEM
    ALZAMEL, K
    KRISHNAMOORTHY, MS
    [J]. VLSI DESIGN, 1995, 3 (01) : 53 - 57
  • [3] A Configurable Analog Buffer Dedicated to a Wafer-Scale Prototyping Platform of Electronic Systems
    Laflamme-Mayer, Nicolas
    Sawan, Mohamad
    Blaquiere, Yves
    [J]. 2013 IEEE 4TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2013,
  • [4] A configurable analog buffer dedicated to a wafer-scale prototyping platform
    Nicolas Laflamme-Mayer
    Yves Blaquière
    Mohamad Sawan
    [J]. Analog Integrated Circuits and Signal Processing, 2015, 82 : 57 - 66
  • [5] A configurable analog buffer dedicated to a wafer-scale prototyping platform
    Laflamme-Mayer, Nicolas
    Blaquiere, Yves
    Sawan, Mohamad
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 82 (01) : 57 - 66
  • [6] Realizing Biological Spiking Network Models in a Configurable Wafer-Scale Hardware System
    Fieres, Johannes
    Schemmel, Johannes
    Meier, Karlheinz
    [J]. 2008 IEEE INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS, VOLS 1-8, 2008, : 969 - 976
  • [7] Input-Output Control of Composite Systems
    Montenbruck, Jan Maximilian
    Allgoewer, Frank
    [J]. 2016 IEEE 55TH CONFERENCE ON DECISION AND CONTROL (CDC), 2016, : 1834 - 1839
  • [8] Complexity as interdependence in input-output systems
    do Amaral, Joao Ferreira
    Dias, Joao
    Lopes, Joao Carlos
    [J]. ENVIRONMENT AND PLANNING A-ECONOMY AND SPACE, 2007, 39 (07): : 1770 - 1782
  • [9] Input-Output Systems and Backlund Transformations
    Chetverikov, V. N.
    [J]. DIFFERENTIAL EQUATIONS, 2019, 55 (10) : 1397 - 1406
  • [10] Generalized input-output inequality systems
    Liu, Yingfan
    Zhang, Qinghong
    [J]. APPLIED MATHEMATICS AND OPTIMIZATION, 2006, 54 (02): : 189 - 204