Timing-driven global routing for standard-cell VLSI design

被引:0
|
作者
Youssef, H [1 ]
Sait, SM [1 ]
机构
[1] King Fahd Univ Petr & Minerals, Dhahran 31261, Saudi Arabia
来源
关键词
global routing; VLSI design; Tabu Search;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For VLSI designs, interconnect delays play an important role in determining the performance of the circuits as they can make it impossible to achieve the required clock rate. Nowadays. it is rare to find a placement program that does not take into consideration timing issues of the circuit. However, routing did not receive similar attention. We believe that timing of the layout can be further improved if timing critical nets are given preferential treatment during routing. In this paper, we present the implementation of a timing-driven global router program for a two layer standard cell VLSI design. An iterative improvement technique called Tabu Search (TS) is used to improve the initial global routing solution. The solution quality is measured in terms of path delays, interconnection length and layout area. Results of experiments on practical VLSI circuits reveal substantial improvement in terms of timing performance. Furthermore, when compared with Simulated Annealing, Tabu Search exhibited superior behavior with respect to run time and solution quality.
引用
收藏
页码:175 / 185
页数:11
相关论文
共 50 条
  • [1] An efficient timing-driven global routing method for standard cell layout
    Koide, T
    Suzuki, T
    Wakabayashi, S
    Yoshida, N
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1996, E79D (10) : 1410 - 1418
  • [2] A parallel algorithm for timing-driven global routing for standard cells
    Xing, ZY
    Banerjee, P
    1998 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING - PROCEEDINGS, 1998, : 54 - 61
  • [3] Timing and area optimization for standard-cell VLSI circuit design
    AT&T Bell Lab, Murray Hill, United States
    IEEE Trans Comput Aided Des Integr Circuits Syst, 3 (308-320):
  • [4] A timing-driven global routing algorithm considering channel density minimization for standard cell layout
    Suzuki, T
    Koide, T
    Wakabayashi, S
    Yoshida, N
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 424 - 427
  • [5] TIMING AND AREA OPTIMIZATION FOR STANDARD-CELL VLSI CIRCUIT-DESIGN
    CHUANG, WT
    SAPATNEKAR, SS
    HAJJ, IN
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (03) : 308 - 320
  • [6] Timing-driven entire spacing global routing
    Xu, Guoqing
    Zhao, Wenqing
    Tang, Pushan
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 1998, 26 (08): : 135 - 138
  • [7] Timing-driven global routing with efficient buffer insertion
    Xu, JY
    Hong, XL
    Jing, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (11) : 3188 - 3195
  • [8] TIGER: An efficient timing-driven global router for gate array and standard cell layout design
    Hong, XL
    Xue, TX
    Huang, J
    Cheng, CK
    Kuh, ES
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (11) : 1323 - 1331
  • [9] Timing-driven global routing with efficient buffer insertion
    Xu, JY
    Hong, XL
    Jing, T
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2449 - 2452
  • [10] Timing-driven maze routing
    Hur, SW
    Jagannathan, A
    Lillis, J
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (02) : 234 - 241