A Novel Paradigm of CORDIC-Based FFT Architecture Framed on the Optimality of High-Radix Computation

被引:0
|
作者
Banerjee, Ayan [1 ]
Dhar, Anindya Sundar [2 ]
机构
[1] Indian Inst Engn Sci & Technol, Elect & Telecommun Engn, Sibpur, Howrah, India
[2] Indian Inst Technol Kharagpur, Elect & Elect Commun, Kharagpur, W Bengal, India
关键词
FFT; High radix; CORDIC; Butterfly computation; VLSI architecture; PROCESSOR; DESIGN;
D O I
10.1007/s00034-020-01472-0
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
'Fast Fourier transform' (FFT), being a prevalent algorithm for the proficient computation of 'discrete Fourier transform,' constitutes one of the major sub-modules in numerous real-time signal processing systems. In this article, a new approach of CORDIC-based high-radix FFT architecture has been demonstrated. Having identified the complex rotation as the most time-consuming elementary operation of FFT, the number of such complex rotations has been optimized by adopting radix-8-based FFT computation. To add to this, CORDIC is employed to realize the complex rotation, keeping aside its multiplier-accumulator (MAC)-based counterpart, for further economizing the VLSI implementation of the proposed FFT architecture. Furthermore, the requirement of CORDIC blocks for last three stages of radix-8 FFT computation has totally been mitigated by utilizing SCALE blocks as the rotation in those stages can be expressed in terms of pi/4 or its multiples. RAM is arranged in the form of memory banks to provide parallel data path operations, and RAM switching is performed in between stages for sustaining continuous data flow circumventing data access hazards. The throughput of the proposed radix-8 architecture is eight outputs per clock cycle, while the maximum clock frequency is limited only by the propagation delay of an adder. Hardware utilization and comparative performance evaluation have been reported to prove the proposed architecture's supremacy. Our proposed prototype radix-8 architecture has been successfully implemented on Zynq UltraScale+ FPGA using Xilinx Vivado 18.2 software for verifying its feasibility in practical applications.
引用
收藏
页码:311 / 334
页数:24
相关论文
共 22 条
  • [1] A Novel Paradigm of CORDIC-Based FFT Architecture Framed on the Optimality of High-Radix Computation
    Ayan Banerjee
    Anindya Sundar Dhar
    [J]. Circuits, Systems, and Signal Processing, 2021, 40 : 311 - 334
  • [2] Reduced Memory Architecture for CORDIC-based FFT
    Xiao, Xin
    Oruklu, Erdal
    Saniie, Jafar
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2690 - 2693
  • [3] Floating Point CORDIC-based Architecture for Powering Computation
    Mack, Joshua
    Bellestri, Sam
    Llamocca, Daniel
    [J]. 2015 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2015,
  • [4] A CORDIC-BASED PIPELINED ARCHITECTURE FOR ROBOT DIRECT KINEMATIC POSITION COMPUTATION
    LEE, CSG
    CHEN, CL
    [J]. IEEE INTERNATIONAL CONFERENCE ON SYSTEMS ENGINEERING ///, 1989, : 317 - 320
  • [5] A cordic-based architecture for high performance decimal calculations
    Sanchez, Jose L.
    Jimeno, Antonio
    Mora, Higinio
    Mora, Jeronimo
    Pujol, Francisco
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, PROCEEDINGS, VOLS 1-8, 2007, : 1951 - 1956
  • [6] Low-power and high-speed CORDIC-based split-radix FFT processor for OFDM systems
    Sung, Tze-Yun
    Hsin, Hsi-Chin
    Cheng, Yi-Peng
    [J]. DIGITAL SIGNAL PROCESSING, 2010, 20 (02) : 511 - 527
  • [7] A NOVEL CORDIC-BASED ARRAY ARCHITECTURE FOR THE MULTIDIMENSIONAL DISCRETE HARTLEY TRANSFORM
    GUO, JI
    LIU, CM
    JEN, CW
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (05): : 349 - 355
  • [8] CORDIC-based systolic adaptive equalizer architecture for high data rate CDMA receivers
    Williams, LV
    Takala, JH
    [J]. SYMPOTIC '04: JOINT IST WORKSHOP ON MOBILE FUTURE & SYMPOSIUM ON TRENDS IN COMMUNICATIONS, PROCEEDINGS, 2004, : 9 - 12
  • [9] CORDIC-Based High Throughput Sliding DFT Architecture with Reduced Error-Accumulation
    Kulshreshtha, Tanmai
    Dhar, Anindya Sundar
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (11) : 5101 - 5126
  • [10] CORDIC-Based High Throughput Sliding DFT Architecture with Reduced Error-Accumulation
    Tanmai Kulshreshtha
    Anindya Sundar Dhar
    [J]. Circuits, Systems, and Signal Processing, 2018, 37 : 5101 - 5126