Low-power design technique with ambipolar double gate devices

被引:0
|
作者
Jabeur, Kotb [1 ]
O'Connor, Ian [1 ]
Navarro, David [1 ]
Le Beux, Sebastien [1 ]
机构
[1] Ecole Cent Lyon, Lyon Inst Nanotechnol, F-69134 Ecully, France
关键词
Ambipolarity; Carbon Nanotubes; Reconfigurable Logic; Low-power design; four-terminal devices; ambipolar double-gate devices; FIELD-EFFECT TRANSISTORS; THRESHOLD;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ambipolar FETs with channels composed of carbon nanotubes, graphene or undoped silicon nanowires have a V-ds-dependent I-off, a source of high leakage, as well as a low V-TH, a source of high dynamic power. In this paper, we propose a circuit design technique to solve these issues for low-power logic circuits with ambipolar double-gate transistors, using the in-field controllability via the fourth device terminal. The approach is demonstrated for the complementary static logic design style. It dynamically lowers the dynamic power (short-circuit and capacitive) during the active mode and the static power during the inactive mode. We apply this approach in a simulation-based case study focused on Double Gate Carbon Nanotube FET (DG-CNTFET) technology. Compared to conventional structures, an average improvement of 3X in total power consumption was observed, with a decrease by a factor of 4X in short circuit power, and of 100X in static power (during the standby mode).
引用
收藏
页码:14 / 21
页数:8
相关论文
共 50 条
  • [1] Double-gate SOI devices for low-power and high-performance applications
    Roy, K
    Mahmoodi, H
    Mukhopadhyay, S
    Ananthan, H
    Bansal, A
    Cakici, T
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 445 - 452
  • [2] Double-gate SOI devices for low-power and high-performance applications
    Roy, K
    Mahmoodi, H
    Mukhopadhyay, S
    Ananthan, H
    Bansal, A
    Cakici, T
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 217 - 224
  • [3] Ambipolar Organic Tri-Gate Transistor for Low-Power Complementary Electronics
    Torricelli, Fabrizio
    Ghittorelli, Matteo
    Smits, Edsger C. P.
    Roelofs, Christian W. S.
    Janssen, Rene A. J.
    Gelinck, Gerwin H.
    Kovacs-Vajna, Zsolt M.
    Cantatore, Eugenio
    ADVANCED MATERIALS, 2016, 28 (02) : 284 - 290
  • [4] Low-Power Testing for Low-Power Devices
    Wen, Xiaoqing
    2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 261 - 261
  • [5] Optimal design of triple-gate devices for high-performance and low-power applications
    Chiang, Meng-Hsueh
    Lin, Jeng-Nan
    Kim, Keunwoo
    Chuang, Ching-Te
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (09) : 2423 - 2428
  • [6] Low-power design based on ODTM Technique
    Thirumurugan, P.
    Sasikuma, S.
    Jeevanantham, V.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 771 - 775
  • [7] Low-Power Null Convention Logic Design Based On Modified Gate Diffusion Input Technique
    Metku, Prashanthi
    Seva, Ramu
    Kim, Kyung Ki
    Kim, Yong-Bin
    Choi, Minsu
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 21 - 22
  • [8] Low-Power Null Convention Logic Multiplier Design Based On Gate Diffusion Input Technique
    Metku, Prashanthi
    Kim, Kyung Ki
    Kim, Yong-Bin
    Choi, Minsu
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 233 - 234
  • [9] Simultaneous voltage scaling and gate sizing for low-power design
    Chen, CH
    Sarrafzadeh, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (06) : 400 - 408
  • [10] CMOS MULTIINPUT GATE IMPLEMENTATIONS FOR LOW-POWER DIGITAL DESIGN
    BISDOUNIS, L
    PANAGIOTARAS, G
    KOUFOPAVLOU, O
    GOUTIS, CE
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1995, 79 (05) : 641 - 653